#### **FEATURES AND BENEFITS** - Automotive AEC-Q100 qualified - Wide operating range of 3.5 to 28 V, with 40 V load dump rating - Linear regulator output with foldback short-circuit and short-to-battery protection - · Boost function to maintain output when input is low - Power OK (POK) flag - High-voltage logic-level enable input (ENB) for microprocessor or ignition control - Pin-to-pin and pin-to-ground tolerant at every pin #### **APPLICATIONS** - Microcontroller power - Transceivers (CAN, LIN, etc.) power supplies - Sensors #### **PACKAGE** 8-pin SOIC with exposed thermal pad (suffix LJ) Not to scale #### **DESCRIPTION** The A4480 is a wide input regulator with complete control, diagnostics, and protection features that address many requirements of automotive applications. It includes a boost function to allow operation with input voltages from 3.5 to 28 V, while maintaining a 5 V output voltage. The A4480 is able to supply up to 50 mA of load current. An enable pin (ENB) allows control of the regulator output. This pin is rated to operate at up to 40 V, so it can be connected directly to a car battery. Diagnostic output from the A4480 includes an open-drain Power OK (POK) output to alert the microprocessor that a fault has occurred. Protection features include input undervoltage lockout (UVLO), foldback overcurrent protection, output under/overvoltage protections (UV/OVP), and thermal shutdown (TSD). In addition, the output is protected from a short-to-battery event. The A4480 device is available in an 8-pin eSOIC package with exposed pad for enhanced thermal dissipation. It is lead (PB) free, with 100% matte tin leadframe plating. **Figure 1: Typical Application Circuit** ## Wide Input 5 V, 50 mA, Automotive Regulator with Output Short-to-Battery Protection and Power OK #### **SELECTION GUIDE** | Part Number | Temperature Range (°C) | Package | Leadframe | Packing* | |--------------|------------------------|--------------------------------------|-----------|----------------------------| | A4480KLJTR-T | -40 to 150 | 8-pin eSOIC with exposed thermal pad | Matte Tin | 3000 pieces per 7-in. reel | <sup>\*</sup>Contact Allegro for additional packing options. #### **ABSOLUTE MAXIMUM RATINGS\*** | Characteristic | Symbol | Notes | Rating | Unit | |----------------------------|--------------------------------------------------------|--------------------------------|------------|------| | VIN, ENB, CP1 | V <sub>IN</sub> , V <sub>ENB</sub> , V <sub>CP1</sub> | | -0.3 to 40 | V | | VCP2, VREG, VPOK | V <sub>CP2</sub> , V <sub>REG</sub> , V <sub>POK</sub> | | -0.3 to 20 | V | | VOUT | V <sub>OUT</sub> | Independent of V <sub>IN</sub> | -1 to 40 | V | | Junction Temperature Range | TJ | | -40 to 165 | °C | | Storage Temperature Range | T <sub>stg</sub> | | -40 to 150 | °C | <sup>\*</sup>Stresses beyond those listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### THERMAL CHARACTERISTICS\*: May require derating at maximum conditions; see application section for optimization | Characteristic Symbol | | Test Conditions* | | Unit | |--------------------------------------------------|-----------------|------------------------------------------------------------------------------|----|------| | Package Thermal Resistance (Junction to Ambient) | $R_{\theta JA}$ | eSOIC-8 with thermal pad (LJ) package on 4-layer PCB based on JEDEC standard | 35 | °C/W | <sup>\*</sup>Additional thermal information available on the Allegro website. Figure 2: Functional Block Diagram ### **Pinout Diagram** #### **Terminal List Table** | Number Name | | Function | | | | |-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | VIN | Connection for input voltage. Connect a 2.2 µF capacitor from this pin to GND. Keep capacitor close to A4480. | | | | | 2 CP1 3 CP2 | | Internal charge pump flying capacitor connection, connect a 0.47 $\mu\text{F}$ ceramic capacitor from this pin to the CP2 pin. Keep capacitor close to A4480. | | | | | | | Internal charge pump flying capacitor connection, use a 0.47 µF capacitor to CP1. | | | | | 4 POK | | Open-drain active-high Power OK signal. Use a 100 k $\Omega$ pull-up resistor to system IO rail or VOUT. | | | | | 5 ENB | | Regulator active high enable input. Can be connected to VIN or logic level signal. | | | | | 6 | GND | Ground pin. | | | | | 7 VOUT | | Regulated output pin. It is recommended to use a 4.7 µF ceramic capacitor from this pin to GND. Keep capacitor close to A4480. | | | | | 8 | VREG | Charge pump output which is input to internal linear regulator. Connect a 2.2 µF ceramic capacitor from this pin to GND. Keep capacitor close to A4480. | | | | # Wide Input 5 V, 50 mA, Automotive Regulator with Output Short-to-Battery Protection and Power OK ### ELECTRICAL CHARACTERISTICS [1]: Valid at 3.5 V $\leq$ V<sub>IN</sub> $\leq$ 28 V, $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | |-------------------------------------------|--------------------------|------------------------------------------------------------------------------|------|------|-------|-------| | INPUT VOLTAGE | | | | | | | | Operating Input Voltage | V <sub>IN</sub> | ENB high and after V <sub>IN</sub> > 6.0 V | 3.5 | 13.5 | 28 | V | | VIN UVLO Start Voltage | V <sub>IN(START)</sub> | V <sub>IN</sub> rising, ENB high | 3.1 | _ | 3.45 | V | | VIN UVLO Stop Voltage | V <sub>IN(STOP)</sub> | V <sub>IN</sub> falling, ENB high | 2.6 | _ | 2.9 | V | | VIN UVLO Hysteresis | V <sub>IN(HYS)</sub> | $V_{IN(START)} - V_{IN(STOP)}$ | _ | 0.6 | _ | V | | INPUT CURRENT | | | | | | | | Input Quiescent Current <sup>[1]</sup> | IQ | V <sub>IN</sub> = 13.5 V, ENB high | _ | 4 | _ | mA | | Input Sleep Supply Current <sup>[1]</sup> | I <sub>Q(SLEEP)</sub> | V <sub>IN</sub> = 13.5 V, ENB low | _ | 1 | 10 | μA | | CHARGE PUMP | | | | | | | | Output Valtage | \/ | ENB high, 5 mA ≤ I <sub>OUT</sub> ≤ 50 mA, V <sub>IN</sub> = 3.95 V | 5.25 | - | 7 | V | | Output Voltage | $V_{REG}$ | ENB high, 5 mA $\leq$ I <sub>OUT</sub> $\leq$ 33 mA, V <sub>IN</sub> = 3.5 V | 5.25 | - | 7 | V | | Switching Frequency | f <sub>SW</sub> | | _ | 325 | _ | kHz | | Doubler to Pass Through Switchover | V <sub>DOUBLER(H)</sub> | V <sub>IN</sub> rising | 7.8 | _ | 8.65 | V | | Pass Through to Step Down Switchover | V <sub>STEPDOWN(H)</sub> | V <sub>IN</sub> rising | 11.5 | _ | 12.45 | V | | Step Down to Pass Through Switchover | V <sub>STEPDOWN(L)</sub> | V <sub>IN</sub> falling | 10.5 | _ | 11.7 | V | | Pass Through to Doubler Switchover | V <sub>DOUBLER(L)</sub> | V <sub>IN</sub> falling | 6.9 | _ | 7.5 | V | | 5 V LINEAR REGULATOR | | | | | | | | Assurable and Load Dogulation | | 5 mA ≤ I <sub>OUT</sub> ≤ 50 mA, 3.95 V ≤ V <sub>IN</sub> ≤ 28 V | 4.9 | 5.0 | 5.1 | V | | Accuracy and Load Regulation | V <sub>OUT</sub> | 5 mA ≤ I <sub>OUT</sub> ≤ 33 mA, 3.5 V ≤ V <sub>IN</sub> < 3.95 V | 4.9 | 5.0 | 5.1 | V | | Output Capacitance Range [2] | C <sub>OUT</sub> | | 3 | _ | 10 | μF | | Startup Time <sup>[2]</sup> | t <sub>START</sub> | $C_{OUT} \le 4.7 \mu F$ , Load = 125 $\Omega \pm 5\%$ (50 mA) | 1.4 | 2.2 | 3.0 | ms | | LOGIN ENABLE (ENB) INPUT | • | | | | | | | ENB Threshold | V <sub>ENB(H)</sub> | V <sub>ENB</sub> rising | _ | - | 2.0 | V | | LIND THIESHOID | V <sub>ENB(L)</sub> | V <sub>ENB</sub> falling | 0.8 | _ | _ | V | | ENB Resistance | R <sub>ENB</sub> | | _ | 100 | - | kΩ | | ENB Filter/Deglitch Time | t <sub>d(EN,FILT)</sub> | | 10 | 15 | 20 | μs | Continued on next page... ### Wide Input 5 V, 50 mA, Automotive Regulator with Output Short-to-Battery Protection and Power OK ### ELECTRICAL CHARACTERISTICS (continued) [1]: Valid at $3.5 \text{ V} \le V_{\text{IN}} \le 28 \text{ V}$ , $-40 ^{\circ}\text{C} \le T_{\text{J}} \le 150 ^{\circ}\text{C}$ , unless otherwise specified | OVERCURRENT PROTECTION (OCP) | | | | | | | | |------------------------------------------------------|----------------------|------------------------------------------------------------|------|------|------|----|--| | Current Limit <sup>[1]</sup> | I <sub>LIM</sub> | V <sub>OUT</sub> = 5 V | -60 | -100 | -140 | mA | | | Foldback Current <sup>[1]</sup> | I <sub>FBK</sub> | V <sub>OUT</sub> = 0 V | -15 | -30 | -45 | mA | | | THERMAL PROTECTION (TSD) | | | | | | | | | Thermal Shutdown Threshold [2] | T <sub>TSD</sub> | T <sub>J</sub> rising | 165 | - | - | °C | | | Thermal Shutdown Hysteresis <sup>[2]</sup> | T <sub>HYS</sub> | | - | 15 | - | °C | | | VOUT OV/UV PROTECTIONS | | | | | | | | | VOUT OV Thresholds | V <sub>OV(H)</sub> | V <sub>OUT</sub> rising, V <sub>IN</sub> = 13.5 V | 5.15 | 5.33 | 5.50 | V | | | VOOT OV Tillesholds | V <sub>OV(L)</sub> | V <sub>OUT</sub> falling, V <sub>IN</sub> = 13.5 V | - | 5.30 | - | V | | | VOUT OV Hysteresis | V <sub>OV(HYS)</sub> | $V_{OV(H)} - V_{OV(L)}, V_{IN} = 13.5 \text{ V}$ | 15 | _ | 50 | mV | | | VOUT UV Thresholds | V <sub>UV(H)</sub> | V <sub>OUT</sub> rising, V <sub>IN</sub> = 13.5 V | _ | 4.71 | _ | V | | | VOOT OV Tillesholds | V <sub>UV(L)</sub> | V <sub>OUT</sub> falling, V <sub>IN</sub> = 13.5 V | 4.50 | 4.68 | 4.85 | V | | | VOUT UV Hysteresis | V <sub>UV(HYS)</sub> | $V_{UV(H)} - V_{UV(L)}, V_{IN} = 13.5 \text{ V}$ | 15 | _ | 50 | mV | | | VOUT Output Disconnect Threshold | V <sub>DISC</sub> | V <sub>OUT</sub> rising, V <sub>IN</sub> = 13.5 V | _ | 7.2 | _ | V | | | POK OUTPUTS | | | | | | | | | POK Output Low Voltage | V <sub>POK(L)</sub> | ENB high, V <sub>IN</sub> ≥ 3.5 V, I <sub>POK</sub> = 1 mA | _ | 150 | 400 | mV | | | POK Leakage Current <sup>[1]</sup> I <sub>POK(</sub> | | V <sub>POK</sub> = 3.3 V | _ | - | 35 | μA | | | OV and UV Filter/Deglitch Times [2] | t <sub>d(FILT)</sub> | Applies to undervoltage of the V <sub>OUT</sub> voltages | 10 | 15 | 20 | μs | | <sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing), positive current is defined as going into the node or pin (sinking) <sup>[2]</sup> Ensured by design and characterization, not production tested. Figure 3: Output Current Derating versus Input Voltage Figure 4: Timing Diagram (not to scale) <sup>\*</sup> Diodes D1 and D2 are only required if A4480 must be enabled when $V_{IN}$ is greater than 28 V. If A4480 is already enabled before $V_{IN}$ is greater than 28 V or if A4480 is off then operation to 40 V is possible without D1 and D2 diodes. Figure 5: Typical Application Schematic #### PERFORMANCE DATA #### Line Regulation at 50 mA Typical Efficiency ### **Load Regulation** **Estimated Temperature Rise** ### **PCB LAYOUT GUIDELINES** The A4480 contains a switching charge pump circuit, so care must be taken when placing this part on the system PCB. The four decoupling capacitors (C1, C2, C3, and C4) must be placed as close to the A4480 as possible. Figure 6 below shows the recommend layout. The input capacitor C1 is placed next to pin 1 of the A4480 (U1). It connects directly to the pin 6 using copper on the top side of the PCB. The charge pump flying capacitor (C2) connects directly to pins 2 and 3 of A4480. The VREG capacitor connects to pins 8 and 6; top-side copper should only be used for this connection. The output capacitor (C4) connects to pins 7 and 8. Figure 6: Typical Layout of the A4480 The vias under the A4480 are recommended for improved thermal performance. The ground copper plane should be a large as possible to reduce the junction to ambient thermal impedance of the A4480. #### PACKAGE OUTLINE DRAWING For Reference Only; not for tooling use (reference MS-012BA) Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown A Terminal #1 mark area Exposed thermal pad (bottom surface); dimensions may vary with device Reference land pattern layout (reference IPC7351 SOIC127P600X175-9AM); all pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) Figure 7: Package LJ, 8-Pin eSOIC ### Wide Input 5 V, 50 mA, Automotive Regulator with Output Short-to-Battery Protection and Power OK #### **Revision History** | Number | Date | Description | |--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------| | _ | June 1, 2017 | Initial release | | 1 | July 10, 2017 | Updated Charge Pump Output Voltage test conditions (page 4), Accuracy and Load Regulation test conditions (page 4), and Figure 3 (page 6). | | 2 | July 5, 2018 | Minor editorial updates | Copyright ©2018, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents. For the latest version of this document, visit our website: www.allegromicro.com