# Low-Noise, High-Precision, Programmable Linear Hall-Effect Sensor IC with High-Bandwidth (120 kHz) Analog Output and Integrated Fault Comparator with Self-Test Diagnostic Mode #### **FEATURES AND BENEFITS** - Proprietary segmented linear temperature compensation (TC) technology provides a typical accuracy of 1% over the full operating temperature range - Self-Test diagnostic mode can be used to achieve a high level of functional safety within a system - 120 kHz nominal bandwidth achieved via proprietary packaging and chopper stabilization techniques - Over Field Fault signal with 6-bit programmable trigger levels, 2-bit programmable hysteresis, and latching or non-latching behavior - Over Field Fault response time < 4.5 μs (typ) - Extremely low noise and high resolution achieved via proprietary Hall element and low-noise amplifier circuits - Customer-programmable, high-resolution offset and sensitivity trim - Available in a 1-mm-thick SIP through-hole package Continued on the next page... #### PACKAGE: #### **DESCRIPTION** The A1365 linear output Hall-effect sensor IC is specifically designed to provide a highly accurate output with improved resolution at high bandwidth for use in current-sensing applications. This device employs a segmented, linearly interpolated temperature compensation technology, which provides greater accuracy in sensitivity and offset voltage trimming and hence virtually zero temperature drift. This improvement greatly reduces the total error of the device across the operating temperature range. A user-activated Self-Test diagnostic mode verifies the A1365 Sensitivity and Over Field Fault functionality and can be used to achieve a high level of functional safety in application. The highly programmable Over Field Fault signal (FAULT pin) can be used to detect a high magnetic field condition. Broken ground wire detection, undervoltage lockout for $V_{CC}$ below specification, and user-selectable output voltage clamps are also included, which are important for high reliability in automotive applications. The sensor accuracy and diagnostic capability make it ideally suited for automotive sockets such as HEV inverter and DC-to-DC converter applications. The A1365 Hall-effect sensor IC is extremely sensitive, fast, and temperature-stable. The accuracy and flexibility of this device is enhanced by user programmability, performed via the $V_{\rm CC}$ supply and the output pins, which allows the device to be optimized in the application. Continued on the next page... **Functional Block Diagram** # Low-Noise, High-Precision, Programmable Linear Hall-Effect Sensor IC with High-Bandwidth (120 kHz) Analog Output and Integrated Fault Comparator with Self-Test Diagnostic Mode ### FEATURES AND BENEFITS (CONTINUED) - Factory-programmed sensitivity and quiescent output voltage TC with extremely stable temperature performance - Selectable sensitivity range between 0.6 and 14 mV/G through use of coarse sensitivity program bits - Ratiometric sensitivity, quiescent voltage output, and clamps enable simple interface with application A-to-D converter (ADC) - Output voltage clamps provide short-circuit diagnostic capabilities - Open-circuit detection on ground pin (broken wire) - Undervoltage lockout for V<sub>CC</sub> below specification - Wide ambient temperature range: -40°C to 150°C ## **DESCRIPTION (CONTINUED)** This ratiometric Hall-effect sensor IC provides a voltage output that is proportional to the applied magnetic field. The quiescent output voltage is user-adjustable around 50% (bidirectional) of the supply voltage, V<sub>CC</sub>. The device sensitivity is adjustable within the range of 0.6 to 14 mV/G. The A1365 incorporates a highly sensitive Hall element with a BiCMOS interface integrated circuit that employs temperaturecompensation circuitry to reduce the intrinsic sensitivity and offset drift of the Hall element. The IC also includes a small-signal high-gain amplifier, a clamped low-impedance output stage, and a proprietary high-bandwidth dynamic offset cancellation technique. Device specifications apply across an extended ambient temperature range: -40°C to 150°C. The A1365 sensor IC is provided in an extremely thin case (1 mm thick), 4-pin SIP (single inline package, suffix KT) that is lead (Pb) free, with 100% matte-tin leadframe plating. The thin package allows for better magnetic coupling because the smaller the air gap in the core is, the higher the coupling from current to magnetic field will be. #### Table of Contents | Features and Benefits | | |--------------------------------------------------------|----| | Description | | | Package | | | Functional Block Diagram | | | Selection Guide | | | Absolute Maximum Ratings | | | Thermal Characteristics | | | Pinout Diagrams and Terminal List | | | Operating Characteristics | | | Characteristic Performance Data | | | Characteristic Definitions | | | Functional Description | | | Programming Sensitivity and Quiescent Voltage Output | | | Coarse Sensitivity | 19 | | Memory Locking Mechanisms | | | Power-On Reset (POR) and Undervoltage Lockout (UVLO). | 20 | | Detecting Broken Ground Wire | 21 | | Self-Test Diagnostic Operation after Power-Up | 22 | | Self-Test Start Mode | 22 | | Self-Test Sens Mode | | | Self-Test Fault Mode | | | Self-Test Operating Conditions | | | Over Magnetic Field Fault | | | Programming Serial Interface | | | Transaction Types | | | Writing the Access Code | 28 | | Writing to Volatile Memory | 28 | | Writing to EEPROM | | | Reading from EEPROM or Volatile Memory | 29 | | Error Checking | | | Serial Interface Reference | | | Serial Interface Message Structure | | | V <sub>CC</sub> Levels During Manchester Communication | 31 | | Shadow Mode | | | EEPROM Margining | 33 | | EEPROM Cell Organization | 34 | | EEPROM Error Checking and Correction (ECC) | | | Detecting ECC Error | 34 | | Package Outline Drawing | 35 | | | | ## **SELECTION GUIDE** | Part Number | Package | Packing <sup>[1]</sup> | Sensitivity Range <sup>[2]</sup> (mV/G) | |-----------------|-----------|------------------------------|-----------------------------------------| | A1365LKTTN-1-T | 4-pin SIP | 4000 pieces per 13-inch reel | 0.6 to 1.3 | | A1365LKTTN-2-T | 4-pin SIP | 4000 pieces per 13-inch reel | 1.3 to 2.9 | | A1365LKTTN-5-T | 4-pin SIP | 4000 pieces per 13-inch reel | 2.9 to 6.4 | | A1365LKTTN-10-T | 4-pin SIP | 4000 pieces per 13-inch reel | 6.4 to 14 | <sup>[2]</sup> Allegro recommends against changing Coarse Sensitivity settings when programming devices that will be used in production. Each A1365 has been factory temperature compensated at a specific sensitivity range, and changing the coarse bits setting could cause sensitivity drift through temperature range ( $\Delta Sens_{TC}$ ) to exceed specified limits. <sup>[1]</sup> Contact Allegro for additional packing options. #### **SPECIFICATIONS** #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Notes | Rating | Unit | |---------------------------------------|--------------------------|---------------------|------------|--------| | Forward Supply Voltage | V <sub>CC</sub> | | 6 | V | | Reverse Supply Voltage | V <sub>RCC</sub> | | -0.1 | V | | Forward Output Voltage | V <sub>OUT</sub> | | 25 | V | | Reverse Output Voltage | V <sub>ROUT</sub> | | -0.1 | V | | Forward Fault Voltage | V <sub>FAULT</sub> | | 6 | V | | Reverse Fault Voltage | V <sub>RFAULT</sub> | | -0.1 | V | | Output Source Current | I <sub>OUT(source)</sub> | VOUT to GND | 2.8 | mA | | Output Sink Current | I <sub>OUT(sink)</sub> | VCC to VOUT | 10 | mA | | Maximum Number of EEPROM Write Cycles | EEPROM <sub>w(max)</sub> | | 100 | cycles | | Operating Ambient Temperature | T <sub>A</sub> | L temperature range | -40 to 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -65 to 165 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 165 | °C | #### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information | Characteristic | Symbol | Test Conditions* | Value | Unit | |----------------------------|-----------------|-----------------------------------------------------------|-------|------| | Package Thermal Resistance | $R_{\theta JA}$ | On 1-layer PCB with exposed copper limited to solder pads | 174 | °C/W | <sup>\*</sup>Additional thermal information available on the Allegro website #### **Power Dissipation versus Ambient Temperature** ## PINOUT DIAGRAM AND TERMINAL LIST TABLE #### **KT Package Pinout Diagram** (Ejector pin mark on opposite side) #### **Terminal List Table** | Number | Name | Function | |--------|-------|------------------------------------------------------------------------------------------| | 1 | VCC | Input Power Supply, use bypass capacitor to connect to ground; also used for programming | | 2 | VOUT | Output Signal, also used for programming | | 3 | FAULT | Over Field Fault Detection Flag | | 4 | GND | Ground | # OPERATING CHARACTERISTICS: Valid through the full operating temperature range $T_A$ , $C_{BYPASS}$ = 0.1 $\mu$ F, and $V_{CC}$ = 5 V, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit [1] | |--------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------|------|-----------------|------|-------------------| | <b>ELECTRICAL CHARACTERISTICS</b> | | | | | , | • | | Supply Voltage | V <sub>CC</sub> | | 4.5 | 5 | 5.5 | V | | Supply Current | I <sub>cc</sub> | No load on VOUT, FAULT pin in high-impedance state, connected through a 10 kΩ resistor to VCC | - | 10 | 15 | mA | | Power-On Time [2] | t <sub>PO</sub> | $T_A = 25$ °C, $C_{BYPASS} = open$ , $C_L = 1 nF$ | _ | 100 | _ | μs | | Temperature Compensation Power-On Time [2] | t <sub>TC</sub> | T <sub>A</sub> = 25°C, C <sub>BYPASS</sub> = open, C <sub>L</sub> = 1 nF | - | 90 | _ | μs | | Undervoltage Lockout (UVLO) | V <sub>UVLOH</sub> | V <sub>CC</sub> rising and device function enabled | - | 4 | 4.3 | V | | Threshold <sup>[2]</sup> | V <sub>UVLOL</sub> | V <sub>CC</sub> falling and device function disabled | 3.05 | 3.2 | _ | V | | UVLO Enable/Disable Delay Time [2] | t <sub>UVLOE</sub> | $T_A$ = 25°C, $C_{BYPASS}$ = open, $C_L$ = 1 nF, $V_{CC}$ fall time (5 V to 3 V) = 1.5 $\mu$ s | _ | 67 | _ | μs | | OVEO Enable/Bladble Belay Time ( ) | t <sub>UVLOD</sub> | $T_A$ = 25°C, $C_{BYPASS}$ = open, $C_L$ = 1 nF, $V_{CC}$ recover time (3 V to 5 V) = 1.5 $\mu s$ | - | 6 | _ | μs | | Power-On Reset Voltage [2] | V <sub>PORH</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising | | 2.9 | _ | V | | Fower-Off Neset Voltage | V <sub>PORL</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> falling | - | 2.5 | _ | V | | Power-On Reset Release Time [2] | t <sub>PORR</sub> | T <sub>A</sub> = 25°C, V <sub>CC</sub> rising | _ | 85 | _ | μs | | Supply Zener Clamp Voltage | V <sub>z</sub> | T <sub>A</sub> = 25°C, I <sub>CC</sub> = 30 mA | 6.5 | 7.5 | _ | V | | Internal Bandwidth | BWi | Small signal –3 dB, C <sub>L</sub> = 1 nF, T <sub>A</sub> = 25°C | _ | 120 | _ | kHz | | Chopping Frequency [3] | f <sub>C</sub> | T <sub>A</sub> = 25°C | - | 500 | _ | kHz | | V <sub>OUT</sub> CHARACTERISTICS | | | | | | | | Propagation Delay Time [2] | t <sub>pd</sub> | T <sub>A</sub> = 25°C, step magnetic field of 400 G,<br>C <sub>L</sub> = 1 nF, Sens = 2 mV/G | - | 2.2 | _ | μs | | Rise Time [2] | t <sub>r</sub> | T <sub>A</sub> = 25°C, step magnetic field of 400 G,<br>C <sub>L</sub> = 1 nF, Sens = 2 mV/G | - | 3.6 | _ | μs | | Response Time [2] | t <sub>RESPONSE</sub> | T <sub>A</sub> = 25°C, step magnetic field of 400 G,<br>C <sub>L</sub> = 1 nF, Sens = 2 mV/G | - | 3.7 | _ | μs | | Delay to Clamp [2][4] | t <sub>CLP</sub> | T <sub>A</sub> = 25°C, step magnetic field from 160 to 240 G, C <sub>L</sub> = 1 nF, Sens = 10 mV/G | - | 10 | _ | μs | | Output Voltage Clamp [5] | V <sub>CLP(HIGH)</sub> | $T_A = 25$ °C, $R_{L(PULLDWN)} = 10 \text{ k}\Omega$ to GND | 4.55 | _ | 4.85 | V | | Output Voltage Clamp 191 | V <sub>CLP(LOW)</sub> | $T_A$ = 25°C, $R_{L(PULLUP)}$ = 10 kΩ to VCC | 0.15 | _ | 0.45 | V | | Output Saturation Valtage [2] | V <sub>SAT(HIGH)</sub> | $T_A$ = 25°C, $R_{L(PULLDWN)}$ = 10 kΩ to GND | 4.8 | _ | _ | V | | Output Saturation Voltage [2] | V <sub>SAT(LOW)</sub> | $T_A$ = 25°C, $R_{L(PULLDWN)}$ = 10 kΩ to VCC | - | _ | 300 | mV | | Draken Wire Voltage [2] | V <sub>BRK(HIGH)</sub> | $T_A$ = 25°C, $R_{L(PULLUP)}$ = 10 kΩ to VCC | - | V <sub>CC</sub> | - | V | | Broken Wire Voltage [2] | V <sub>BRK(LOW)</sub> | $T_A$ = 25°C, $R_{L(PULLDWN)}$ = 10 kΩ to GND | _ | 200 | - | mV | | | | T <sub>A</sub> = 25°C, CL = 1 nF | _ | 1.1 | - | mG/√(Hz) | | Noise [6] | V <sub>N</sub> | T <sub>A</sub> = 25°C, CL = 1 nF, Sens = 2 mV/G, bandwidth = BW <sub>i</sub> | - | 6.3 | - | mV <sub>p-p</sub> | | | | T <sub>A</sub> = 25°C, CL = 1 nF, Sens = 2 mV/G, bandwidth = BW <sub>i</sub> | - | 1 | - | mV <sub>RMS</sub> | Continued on the next page... ## OPERATING CHARACTERISTICS (continued): Valid through the full operating temperature range $T_A$ , $C_{BYPASS} = 0.1 \mu F$ , and $V_{CC}$ = 5 V, unless otherwise specified | Characteristic | Characteristic Symbol Test Conditions | | Min. | Тур. | Max. | Unit [1] | |----------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|----------| | V <sub>OUT</sub> CHARACTERISTICS (continued) | ed) | | | | | | | DC Output Resistance | R <sub>OUT</sub> | T <sub>A</sub> = 25°C | - | < 10 | _ | Ω | | Output Load Resistance | R <sub>L(PULLUP)</sub> | VOUT to VCC | 4.7 | _ | _ | kΩ | | Output Load Resistance | R <sub>L(PULLDWN)</sub> | VOUT to GND | 4.7 | _ | _ | kΩ | | Output Load Capacitance [7] | C <sub>L</sub> | VOUT to GND | _ | 1 | 10 | nF | | Output Slew Rate [8] | SR | Sens = 2 mV/G, C <sub>L</sub> = 1 nF, T <sub>A</sub> = 25°C;<br>step magnetic field of 400 G | - | 230 | _ | V/ms | | OVER FIELD FAULT CHARACTERI | STICS | | | | | | | Fault Switchpoint Programming Bits | FAULT_<br>THRESH | | - | 6 | _ | bit | | Positive Field Fault Switchpoint Range [9] | V <sub>FPSP</sub> | T <sub>A</sub> = 25°C, programmable using FAULT_THRESH bits | 0.72 × V <sub>CC</sub> | _ | 0.88 × V <sub>CC</sub> | V | | Negative Field Fault Switchpoint Range [9] | V <sub>FNSP</sub> | T <sub>A</sub> = 25°C, programmable using FAULT_THRESH bits | 0.12 × V <sub>CC</sub> | _ | 0.28 × V <sub>CC</sub> | V | | Fault Switchpoint Step Size | Step <sub>FAULT</sub> | $T_A = 25$ °C, Average Fault Switchpoint step size, $V_{CC} = 5 \text{ V}$ | - | 16 | _ | mV | | Fault Hysteresis Programming Bits | FAULT_HYST | | _ | 2 | _ | bit | | | | T <sub>A</sub> = 25°C, FAULT_HYST = 0 (decimal),<br>FAULT_THRESH = 0, no hysteresis | - | 0 | _ | mV | | | V <sub>FHYST</sub> | $T_A$ = 25°C, FAULT_HYST = 1 (decimal),<br>FAULT_THRESH = 0, $V_{CC}$ = 5 V | - | 30 | _ | mV | | Fault Hysteresis Level Range <sup>[9]</sup> | | $T_A$ = 25°C, FAULT_HYST = 2 (decimal),<br>FAULT_THRESH = 0, $V_{CC}$ = 5 V | - | 60 | _ | mV | | ault Hysteresis Level Range <sup>[9]</sup> | | $T_A$ = 25°C, FAULT_HYST = 3 (decimal),<br>FAULT_THRESH = 0, maximum hysteresis<br>value, $V_{CC}$ = 5 V | - | 120 | - | mV | | Enable Latched Fault Bit | FAULT_<br>LATCH | | - | 1 | _ | bit | | DC Fault Switchpoint Error | Err <sub>DFS</sub> | FAULT_THRESH = 0 (decimal), $R_{F(PULLUP)}$ = 10 k $\Omega$ from FAULT to VCC; measured under DC conditions, $V_{FHYST}$ = 60 mV | - | ±40 | _ | mV | | DC Fault Switchpoint Symmetry Error | Err <sub>DFSS</sub> | FAULT_THRESH = 0 (decimal), $R_{F(PULLUP)}$ = 10 k $\Omega$ from FAULT to VCC; measured under DC conditions, $V_{FHYST}$ = 60 mV | - | ±60 | _ | mV | | FAULT Pin Low Output Voltage | V <sub>FAULT</sub> L | $R_{F(PULLUP)} = 10 \text{ k}\Omega \text{ from } \overline{FAULT} \text{ to VCC}$ | _ | _ | 0.3 | V | | Transient Fault Response Time [10] | t <sub>TFR</sub> | $\begin{split} R_{F(PULLUP)} &= 10 \text{ k}\Omega \text{ from } \overline{\text{FAULT}} \text{ to VCC,} \\ C_F &= \text{Open, FAULT\_THRESH} = 0, \text{ VOUT} \\ \text{step from } V_{OUT(Q)} \text{ to } V_{OUT} = 1.3 \times (V_{FPSP} - V_{OUT(Q)}) + V_{OUT(Q)} \end{split}$ | - | 4.5 | _ | μs | | Transient Fault Release Time | t <sub>TFRL</sub> | $\begin{aligned} R_{F(PULLUP)} &= 10 \text{ k}\Omega \text{ from } \overline{FAULT} \text{ to VCC,} \\ C_F &= \text{Open, FAULT\_THRESH} = 0, V_{FHYST} = \\ 0 \text{ mV, VOUT step from VOUT} = 1.1 \times (V_{FPSP} \\ &- V_{OUT(Q)}) + V_{OUT(Q)} \end{aligned}$ | - | 2.5 | _ | μs | Continued on the next page... 6 # OPERATING CHARACTERISTICS (continued): valid through the full operating temperature range, $T_A$ , $C_{BYPASS}$ = 0.1 $\mu$ F, and $V_{CC}$ = 5 V, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit [1] | |-----------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------|------|-----------------------------------|-----------------------------------------------------|----------| | FAULT CHARACTERISTICS (continu | ued) | | | | | | | Fault Delay Due to Load Capacitance | t <sub>FDC</sub> | $R_{F(PULLUP)} = 10 \text{ k}\Omega \text{ from } \overline{FAULT} \text{ to VCC}$ | _ | 0.5 | _ | μs/nF | | External Pull-Up Supply Voltage | $V_{F(PULLUP)}$ | | 1.65 | V <sub>CC</sub> | $V_{CC}$ | V | | External FAULT Pull-Up Resistor | R <sub>F(PULLUP)</sub> | | 4.7 | _ | _ | kΩ | | External FAULT Capacitance | C <sub>F</sub> | | _ | _ | 10 | nF | | Internal FAULT Pull-Up Resistor | R <sub>IF(PULLUP)</sub> | | _ | 10 | _ | kΩ | | Internal FAULT Pull-Up Current | I <sub>IF(PULLUP)</sub> | | _ | 40 | _ | μA | | QUIESCENT VOLTAGE OUTPUT (V | ουτ(Q) <b>)</b> [2] | | | | | | | Initial Unprogrammed Quiescent Voltage Output [2][11] | $V_{OUT(Q)init}$ | T <sub>A</sub> = 25°C | 2.4 | 2.5 | 2.6 | V | | Quiescent Voltage Output<br>Programming Range [2][5][12] | V <sub>OUT(Q)PR</sub> | T <sub>A</sub> = 25°C | 2.3 | - | 2.7 | V | | Quiescent Voltage Output<br>Programming Bits [13] | QVO | | _ | 9 | _ | bit | | Average Quiescent Voltage Output<br>Programming Step Size [2][14][15] | Step <sub>VOUT(Q)</sub> | T <sub>A</sub> = 25°C | 1.9 | 2.3 | 2.8 | mV | | Quiescent Voltage Output<br>Programming Resolution [2][16] | Err <sub>PGVOUT(Q)</sub> | T <sub>A</sub> = 25°C | _ | ±0.5 ×<br>Step <sub>VOUT(Q)</sub> | - | mV | | SENSITIVITY (Sens) [2] | | | | | | | | | | SENS_COARSE = 00, T <sub>A</sub> = 25°C | _ | 1 | _ | mV/G | | Initial Unprogrammed Sensitivity [11] | Cono | SENS_COARSE = 01, T <sub>A</sub> = 25°C | _ | 2.2 | _ | mV/G | | mital onprogrammed densitivity (**) | Sens <sub>init</sub> | SENS_COARSE = 10, T <sub>A</sub> = 25°C | _ | 4.7 | _ | mV/G | | | | SENS_COARSE = 11, T <sub>A</sub> = 25°C | _ | 9.6 | V <sub>CC</sub> - 10 - 2.6 2.7 - 2.8 - | mV/G | | | | SENS_COARSE = 00, T <sub>A</sub> = 25°C | 0.6 | _ | 0.6 –<br>– 1.3 | mV/G | | Sonoitivity Programming Bango [5][12] | Cono | SENS_COARSE = 01, T <sub>A</sub> = 25°C | 1.3 | _ | 2.9 | mV/G | | Sensitivity Programming Range [5][12] | Sens <sub>PR</sub> | SENS_COARSE = 10, T <sub>A</sub> = 25°C | 2.9 | _ | 6.4 | mV/G | | | | SENS_COARSE = 11, T <sub>A</sub> = 25°C | 6.4 | _ | - V <sub>CC</sub> - 10 1.3 2.9 6.4 14 4.1 8.5 18 38 | mV/G | | Coarse Sensitivity Programming Bits [17] | SENS_<br>COARSE | | _ | 2 | - | bit | | Fine Sensitivity Programming Bits [13] | SENS_FINE | | _ | 9 | _ | bit | | | | SENS_COARSE = 00, T <sub>A</sub> = 25°C | 2.4 | 3.2 | 4.1 | μV/G | | Average Fine Sensitivity and | 01 | SENS_COARSE = 01, T <sub>A</sub> = 25°C | 5 | 6.6 | 8.5 | μV/G | | Temperature Compensation Programming Step Size [2][14][15] | Step <sub>SENS</sub> | SENS_COARSE = 10, T <sub>A</sub> = 25°C | 11 | 14.2 | 18 | μV/G | | 3 3 1 | | SENS_COARSE = 11, T <sub>A</sub> = 25°C | 22 | 29 | 38 | μV/G | | Sensitivity Programming<br>Resolution <sup>[2][16]</sup> | Err <sub>PGSENS</sub> | T <sub>A</sub> = 25°C | _ | ±0.5 ×<br>Step <sub>SENS</sub> | _ | μV/G | | FACTORY-PROGRAMMED SENSITI | VITY TEMPE | RATURE COEFFICIENT | | | | | | Sensitivity Temperature Coefficient [2] | TC <sub>SENS</sub> | $T_A$ =150°C, $T_A$ = -40°C, calculated relative to 25°C | | 0 | _ | %/°C | | Sensitivity Drift Through Temperature | 18000 | T <sub>A</sub> = 25°C to 150°C | -2.5 | _ | 2.5 | % | | Range [2][12][18][23] | $\Delta Sens_{TC}$ | T <sub>A</sub> = -40°C to 25°C | 1 | 1 | | % | Continued on the next page... # Low-Noise, High-Precision, Programmable Linear Hall-Effect Sensor IC with High-Bandwidth (120 kHz) Analog Output and Integrated Fault Comparator with Self-Test Diagnostic Mode #### OPERATING CHARACTERISTICS (continued): valid through the full operating temperature range, T<sub>A</sub>, C<sub>BYPASS</sub> = 0.1 μF, and V<sub>CC</sub> = 5 V, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit [1] | |---------------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------|------|----------------|------|----------| | FACTORY-PROGRAMMED QUIESC | ENT VOLTAG | E OUTPUT TEMPERATURE COEFFICIENT | | | | | | Quiescent Voltage Output<br>Temperature Coefficient [2] | TC <sub>QVO</sub> | $T_A$ = 150°C, $T_A$ = -40°C, calculated relative to 25°C | - | 0 | _ | mV/°C | | Quiescent Voltage Output Drift | | SENS_COARSE = 00, SENS_COARSE = 01, or SENS_COARSE = 10, T <sub>A</sub> = 25°C to 150°C | -10 | _ | 10 | mV | | Through Temperature Range [2][12][18] | $\Delta V_{OUT(Q)TC}$ | SENS_COARSE = 11, T <sub>A</sub> = 25°C to 150°C | -15 | _ | 15 | mV | | | | T <sub>A</sub> = -40°C to 25°C | -30 | _ | 30 | mV | | Average Quiescent Voltage Output Temperature Compensation Step Size | Step <sub>QVOTC</sub> | | - | 2.3 | _ | mV | | LOCK BIT PROGRAMMING | · | | | | | | | EEPROM Lock Bit | EELOCK | | _ | 1 | _ | bit | | ERROR COMPONENTS | | | | | | • | | Linearity Sensitivity Error [2][19] | Lin <sub>ERR</sub> | | -1 | < ±0.25 | 1 | % | | Symmetry Sensitivity Error [2] | Sym <sub>ERR</sub> | | -0.5 | < ±0.25 | 0.5 | % | | Ratiometry Quiescent Voltage Output Error [2][20] | Rat <sub>ERRVOUT(Q)</sub> | Relative to V <sub>CC</sub> = 5 V ±5% | -0.3 | 0 | 0.3 | % | | Ratiometry Sensitivity Error [2][20] | Rat <sub>ERRSens</sub> | Relative to V <sub>CC</sub> = 5 V ±5% | -1 | < ±0.5 | 1 | % | | Ratiometry Clamp Error [2][21] | Rat <sub>ERRCLP</sub> | $T_A = 25$ °C, Relative to $V_{CC} = 5 \text{ V} \pm 5\%$ | _ | < ±1 | _ | % | | Sensitivity Drift Due to Package<br>Hysteresis [2] | ΔSens <sub>PKG</sub> | T <sub>A</sub> = 25°C, after temperature cycling, 25°C to 150°C and back to 25°C | _ | -1.25<br>±1.25 | _ | % | | Sensitivity Drift Over Lifetime [22] | ΔSens <sub>LIFE</sub> | T <sub>A</sub> = 25°C, shift after AEC Q100 grade 0 qualification testing | _ | ±1% | _ | % | - [1] 1 G (gauss) = 0.1 mT (millitesla). - [2] See Characteristic Definitions section. - [3] f<sub>C</sub> varies up to approximately ±5% over the full operating ambient temperature range, T<sub>A</sub>. [4] If the programmed Fault Switchpoint exceeds the clamp voltage, Fault operation will have priority over clamp operation. - $^{[5]}$ Sens, $V_{OUT(Q)},\,V_{CLP(LOW)},\,$ and $V_{CLP(HIGH)}$ scale with $V_{CC}$ due to ratiometry. $^{[6]}$ Noise, measured in mV\_{PP} and in mV\_{RMS}, is dependent on the sensitivity of the device. - [7] Output stability is maintained for capacitive loads as large as 10 nF - [8] High-to-low transition of output voltage is a function of external load components and device sensitivity. - [9] Fault Switchpoint and Fault Hysteresis are ratiometric. - [10] Refer to Fault Characteristics section for the impact of load circuit and different Fault switchpoint settings on Transient Fault Response Time. - [11] Raw device characteristic values before any programming. - [12] Exceeding the specified ranges will cause sensitivity and Quiescent Voltage Output drift through the temperature range to deteriorate beyond the specified values. - [13] Refer to Functional Description section. - [14] Step size is larger than required, in order to provide for manufacturing spread. See Characteristic Definitions section. - [15] Non-ideal behavior in the programming DAC can cause the step size at each significant bit rollover code to be greater than twice the maximum specified value of Step<sub>VOUT(Q)</sub> or Step<sub>SENS</sub>. - [16] Overall programming value accuracy. See Characteristic Definitions section. - [17] Each A1365 part number is factory-programmed and temperature compensated at a different coarse sensitivity setting. Changing coarse bits setting could cause sensitivity drift through temperature range $\Delta Sens_{TC}$ , to exceed specified limits. - [18] Allegro will be testing and temperature compensating each device at 150°C. Allegro will not be testing devices at -40°C. Temperature compensation codes will be applied based on characterization data. - [19] Linearity applies to output voltage ranges of ±2 V from the quiescent output for bidirectional devices. - [20] Percent change from actual value at V<sub>CC</sub> = 5 V, for a given temperature, through the supply voltage operating range. [21] Percent change from actual value at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C, through the supply voltage operating range. [22] Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits. Cannot be guaranteed. Drift is a function of customer application conditions. Contact Allegro MicroSystems for further information. - [23] Includes sensitivity drift due to package hysteresis after exposing the sensor to a temperature of 150°C for 60 seconds during test. #### **CHARACTERISTIC PERFORMANCE DATA** # Response Time (t<sub>RESPONSE</sub>) 400 G Excitation Signal with 10% to 90% rise time = 1 $\mu$ s ## Propagation Delay (t<sub>PD</sub>) 400 G Excitation Signal with 10% to 90% rise time = 1 $\mu$ s #### Rise Time (t<sub>r</sub>) 400 G Excitation Signal with 10% to 90% rise time = 1 $\mu s$ Sensitivity = 2 mV/G, $C_{BYPASS}$ = 0.1 $\mu F,\,C_L$ = 1 nF #### Power-On Time (t<sub>PO</sub>) 400 G Constant Excitation Signal with V<sub>CC</sub> 10% to 90% rise time = 1 $\mu s$ Sensitivity = 2 mV/G, C<sub>BYPASS</sub> = Open, C<sub>L</sub> = 1 nF #### **Temperature Compensation Power-On Time (t<sub>TC</sub>)** 400G Constant Excitation Signal, with $V_{CC}$ 10% to 90% rise time = 1.5 $\mu s$ # UVLO Enable Time $(t_{UVLOE})$ $V_{CC}$ 5 V to 3 V fall time = 1.5 $\mu s$ # UVLO Disable Time $(t_{UVLOD})$ $V_{CC}$ 3.2 V to 5 V Recovery Time = 1.5 $\mu s$ Sensitivity = 2 mV/G, $C_{BYPASS}$ = Open, $C_L$ = 1 nF #### CHARACTERISTIC DEFINITIONS # Power-On Time (t<sub>PO</sub>) When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Time ( $t_{PO}$ ) is defined as: the time it takes for the output voltage to settle within $\pm 10\%$ of its steady-state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage ( $V_{CC(min)}$ ) as shown in Figure 1. # Temperature Compensation Power-On Time $(t_{TC})$ After Power-On Time $(t_{PO})$ elapses, $t_{TC}$ is also required before a valid temperature compensated output. # Propagation Delay (tpd) The time interval between a) when the applied magnetic field reaches 20% of its final value, and b) when the output reaches 20% of its final value (see Figure 2). # Rise Time (t<sub>r</sub>) The time interval between a) when the sensor IC reaches 10% of its final value, and b) when it reaches 90% of its final value (see Figure 2). Both $t_r$ and $t_{RESPONSE}$ are detrimentally affected by eddy current losses observed in the conductive IC ground plane. # Response Time (t<sub>RESPONSE</sub>) The time interval between a) when the applied magnetic field reaches 80% of its final value, and b) when the sensor reaches 80% of its output corresponding to the applied magnetic field (see Figure 3). # Delay to Clamp (t<sub>CLP</sub>) A large magnetic input step may cause the clamp to overshoot its steady-state value. The Delay to Clamp ( $t_{CLP}$ ) is defined as: the time it takes for the output voltage to settle within steady-state clamp voltage $\pm 1\%$ of Clamp Voltage Dynamic Range, after initially passing through its steady-state voltage, as shown in Figure 4. Clamp Voltage Dynamic Range is defined as $V_{CLP(HIGH)(min)} - V_{CLP(LOW)(max)}$ . Figure 1: Power-On Time Definition Figure 2: Propagation Delay and Rise Time Definitions **Figure 3: Response Time Definition** # Quiescent Voltage Output (V<sub>OUT(Q)</sub>) In the quiescent state (no significant magnetic field: B=0 G), the output $(V_{OUT(Q)})$ has a constant ratio to the supply voltage $(V_{CC})$ throughout the entire operating ranges of $V_{CC}$ and ambient temperature $(T_A)$ . # Initial Unprogrammed Quiescent Voltage Output (V<sub>OUT(Q)init</sub>) Before any programming, the Quiescent Voltage Output $(V_{OUT(O)})$ has a nominal value of $V_{CC}$ /2, as shown in Figure 5. # Quiescent Voltage Output Programming Range (V<sub>OUT(Q)PR</sub>) The Quiescent Voltage Output $(V_{OUT(Q)})$ can be programmed within the Quiescent Voltage Output Range limits: $V_{OUT(Q)PR(min)}$ and $V_{OUT(Q)PR(max)}$ . Exceeding the specified Quiescent Voltage Output Range will cause Quiescent Voltage Output Drift Through Temperature Range $\Delta V_{OUT(Q)TC}$ to deteriorate beyond the specified values, as shown in Figure 5. # Average Quiescent Voltage Output Programming Step Size (Step<sub>VOUT(Q)</sub>) The Average Quiescent Voltage Output Progamming Step Size (Step<sub>VOUT(O)</sub>) is determined using the following calculation: Figure 4: Delay to Clamp Definition $$Step_{VOUT(Q)} = \frac{V_{OUT(Q)maxcode} - V_{OUT(Q)mincode}}{2^{n} - 1} , \qquad (1)$$ where n is the number of available programming bits in the trim range, 9 bits, $V_{OUT(Q)maxcode}$ is at decimal code 255, and $V_{OUT(Q)mincode}$ is at decimal code 256. # Quiescent Voltage Output Programming Resolution (Err<sub>PGVOUT(Q)</sub>) The programming resolution for any device is half of its programming step size. Therefore, the typical programming resolution will be: $$Err_{PGVOUT(O)}(typ) = 0.5 \times Step_{VOUT(O)}(typ)$$ (2) # Quiescent Voltage Output Temperature Coefficient (TC<sub>OVO</sub>) Device $V_{OUT(Q)}$ changes as temperature changes, with respect to its programmed Quiescent Voltage Output Temperature Coefficient, $TC_{QVO}$ . $TC_{QVO}$ is programmed at 150°C and is calculated relative to the nominal $V_{OUT(Q)}$ programming temperature of 25°C. $TC_{QVO}$ (mV/°C) is defined as: $$TC_{OVO} = [V_{OUT(O)T2} - V_{OUT(O)T1}][1/(T2 - T1)]$$ (3) where T1 is the nominal $V_{OUT(Q)}$ programming temperature of 25°C, and T2 is the $TC_{QVO}$ programming temperature of 150°C. The expected $V_{OUT(Q)}$ through the full ambient temperature range $(V_{OUT(O)EXPECTED(TA)})$ is defined as: $$V_{OUT(O)EXPECTED}(T_A) = V_{OUT(O)TI} + TC_{OVO}(T_A - TI)$$ (4) Figure 5: Quiescent Voltage Output Range Definition $V_{OUT(Q)EXPECTED(TA)}$ should be calculated using the actual measured values of $V_{OUT(Q)T1}$ and $TC_{QVO}$ rather than programming target values. # Quiescent Voltage Output Drift Through Temperature Range (ΔV<sub>OUT(O)TC</sub>) Due to internal component tolerances and thermal considerations, the Quiescent Voltage Output $(V_{OUT(Q)})$ may drift from its nominal value through the operating ambient temperature $(T_A).$ The Quiescent Voltage Output Drift Through Temperature Range $(\Delta_{VOUT(O)TC})$ is defined as: $$D_{VOUT(Q)TC} = V_{OUT(Q)(TA)} - V_{OUT(Q)EXPECTED(TA)}$$ (5) $\Delta V_{OUT(Q)TC}$ should be calculated using the actual measured values of $\Delta V_{OUT(Q)(TA)}$ and $\Delta V_{OUT(Q)EXPECTED(TA)}$ rather than programming target values. #### Sensitivity (Sens) The presence of a south polarity magnetic field, perpendicular to the branded surface of the package face, increases the output voltage from its quiescent value toward the supply voltage rail. The amount of the output voltage increase is proportional to the magnitude of the magnetic field applied. Conversely, the application of a north polarity field decreases the output voltage from its quiescent value. This proportionality is specified as the magnetic sensitivity, Sens (mv/G), of the device, and it is defined as: $$Sens = \frac{V_{OUT(BPOS)} - V_{OUT(BNEG)}}{BPOS - BNEG} , (6)$$ where BPOS and BNEG are two magnetic fields with opposite polarities. Figure 6: Magnetic Flux Polarity ## Initial Unprogrammed Sensitivity (Sensinit) Before any programming, Sensitivity has a nominal value that depends on the SENS\_COARSE bits setting. Each A1365 variant has a different SENS\_COARSE setting. # Sensitivity Programming Range (Sens<sub>PR</sub>) The magnetic sensitivity (Sens) can be programmed around its initial value within the sensitivity range limits: Sens<sub>PR</sub>(min) and Sens<sub>PR</sub>(max). Exceeding the specified Sensitivity Range will cause Sensitivity Drift Through Temperature Range $\Delta Sens_{TC}$ to deteriorate beyond the specified values. Refer to the Quiescent Voltage Output Range section for a conceptual explanation of how value distributions and ranges are related. # Average Fine Sensitivity Programming Step Size (Step<sub>SENS</sub>) Refer to the Average Quiescent Voltage Output Programming Step Size section for a conceptual explanation. # Sensitivity Programming Resolution (Err<sub>PGSENS</sub>) Refer to the Quiescent Voltage Output Programming Resolution section for a conceptual explanation. # Sensitivity Temperature Coefficient (TC<sub>SENS</sub>) Device sensitivity changes as temperature changes, with respect to its programmed sensitivity temperature coefficient, $TC_{SENS}$ . $TC_{SENS}$ is programmed at 150°C, and calculated relative to the nominal sensitivity programming temperature of 25°C. $TC_{SENS}$ (%/°C) is defined as: $$TC_{SENS} = \left(\frac{Sens_{T2} - Sens_{TI}}{Sens_{TI}} \times 100\%\right) \left(\frac{1}{T2 - TI}\right), \tag{7}$$ where T1 is the nominal Sens programming temperature of 25°C, and T2 is the TC<sub>SENS</sub> programming temperature of 150°C. The expected value of Sens over the full ambient temperature range, Sens<sub>EXPECTED(TA)</sub>, is defined as: $$Sens_{EXPECTED(TA)} = Sens_{TI} \times \left[ 100\% + \frac{TC_{SENS} (T_A - T1)}{100} \right]$$ (8) Sens<sub>EXPECTED(TA)</sub> should be calculated using the actual measured values of Sens<sub>T1</sub> rather than programming target values. # Sensitivity Drift Through Temperature Range (ΔSens<sub>TC</sub>) Second-order-sensitivity temperature-coefficient effects cause the magnetic sensitivity, Sens, to drift from its expected value over the operating ambient temperature range ( $T_A$ ). The Sensitivity Drift Through Temperature Range ( $\Delta Sens_{TC}$ ) is defined as: $$\Delta Sens_{TC} = \frac{Sens_{TA} - Sens_{EXPECTED(TA)}}{Sens_{EXPECTED(TA)}} \times 100\% \quad . \tag{9}$$ # Sensitivity Drift Due to Package Hysteresis (ΔSens<sub>PKG</sub>) Package stress and relaxation can cause the device sensitivity at $T_A = 25^{\circ}\text{C}$ to change during and after temperature cycling. The sensitivity drift due to package hysteresis ( $\Delta \text{Sens}_{PKG}$ ) is defined as: $$\Delta Sens_{PKG} = \frac{Sens_{(25^{\circ}C)2} - Sens_{(25^{\circ}C)1}}{Sens_{(25^{\circ}C)1}} \times 100\% , \qquad (10)$$ where $Sens_{(25^{\circ}C)l}$ is the programmed value of sensitivity at $T_A$ = 25°C, and $Sens_{(25^{\circ}C)2}$ is the value of sensitivity at $T_A$ = 25°C, after temperature cycling $T_A$ up to 150°C and back to 25°C. # Linearity Sensitivity Error (Linearity S The A1365 is designed to provide a linear output in response to a ramping applied magnetic field. Consider two magnetic fields, B1 and B2. Ideally, the sensitivity of a device is the same for both fields, for a given supply voltage and temperature. Linearity error is present when there is a difference between the sensitivities measured at B1 and B2. # **Linearity Error** Linearity error is calculated separately for the positive ( $Lin_{ERRPOS}$ ) and negative ( $Lin_{ERRNEG}$ ) applied magnetic fields. Linearity Error (%) is measured and defined as: $$\operatorname{Lin}_{\text{ERRPOS}} = \left(1 - \frac{\operatorname{Sens}_{\text{BPOS2}}}{\operatorname{Sens}_{\text{BPOS1}}}\right) \times 100\% ,$$ $$\operatorname{Lin}_{\text{ERRNEG}} = \left(1 - \frac{\operatorname{Sens}_{\text{BNEG2}}}{\operatorname{Sens}_{\text{BNEG1}}}\right) \times 100\% , \qquad (11)$$ where: $$Sens_{Bx} = \frac{|V_{OUT(Bx)} - V_{OUT(Q)}|}{R_{x}}, \qquad (12)$$ and BPOSx and BNEGx are positive and negative magnetic fields, with respect to the quiescent voltage output such that $|BPOS2| = 2 \times |BPOS1|$ and $|BNEG2| = 2 \times |BNEG1|$ . Then: $$Lin_{ERR} = max(Lin_{ERRPOS}, Lin_{ERRNEG})$$ . (13) # Symmetry Sensitivity Error (Sym<sub>ERR</sub>) The magnetic sensitivity of an A1365 device is constant for any two applied magnetic fields of equal magnitude and opposite polarities. Symmetry Error, $\text{Sym}_{\text{ERR}}$ (%), is measured and defined as: $$Sym_{ERR} = \left(1 - \frac{Sens_{BPOS}}{Sens_{BNEG}}\right) \times 100\% , \qquad (14)$$ where $Sens_{Bx}$ is as defined in equation 12, and BPOSx and BNEGx are positive and negative magnetic fields such that |BPOSx| = |BNEGx|. # Ratiometry Error (Rater ) The A1365 device features ratiometric output. This means that the Quiescent Voltage Output ( $V_{OUT(Q)}$ ) magnetic sensitivity, Sens, and Output Voltage Clamp ( $V_{CLP(HIGH)}$ ) and $V_{CLP(LOW)}$ ) are proportional to the Supply Voltage ( $V_{CC}$ ). In other words, when the supply voltage increases or decreases by a certain percentage, each characteristic also increases or decreases by the same percentage. Error is the difference between the measured change in the supply voltage relative to 5 V, and the measured change in each characteristic. The ratiometric error in Quiescent Voltage Output, $Rat_{ERRVOUT(Q)}$ (%), for a given supply voltage ( $V_{CC}$ ) is defined as: $$Rat_{ERRVOUT(Q)} = \left(1 - \frac{V_{OUT(Q)(VCC)} / V_{OUT(Q)(5V)}}{V_{CC} / 5 V}\right) \times 100\%$$ (15) The ratiometric error in magnetic sensitivity, $Rat_{ERRSens}$ (%), for a given Supply Voltage ( $V_{CC}$ ) is defined as: $$Rat_{ERRSens} = \left(1 - \frac{Sens_{(VCC)} / Sens_{(5V)}}{V_{CC} / 5 V}\right) \times 100\% \quad . \tag{16}$$ The ratiometric error in the clamp voltages, $Rat_{ERRCLP}$ (%), for a given supply voltage ( $V_{CC}$ ) is defined as: $$Rat_{ERRCLP} = \left(1 - \frac{V_{CLP(VCC)} / V_{CLP(5V)}}{V_{CC} / 5 V}\right) \times 100\% , \qquad (17)$$ where $V_{CLP}$ is either $V_{CLP(HIGH)}$ or $V_{CLP(LOW)}$ . ## Power-On Reset Voltage (V<sub>POR</sub>) On power-up, to initialize to a known state and avoid current spikes, the A1365 is held in Reset state. The Reset signal is disabled when $V_{CC}$ reaches $V_{UVLOH}$ and time $t_{PORR}$ has elapsed, allowing the output voltage to go from a high-impedance state into normal operation. During power-down, the Reset signal is enabled when $V_{CC}$ reaches $V_{PORL}$ , causing the output voltage to go into a high-impedance state. (Note that a detailed description of POR and UVLO operation can be found in the Functional Description section). ## Power-On Reset Release Time (tpork) When $V_{CC}$ rises to $V_{PORH}$ , the Power-On Reset Counter starts. The A1365 output voltage will transition from a high-impedance state to normal operation only when the Power-On Reset Counter has reached $t_{PORR}$ and $V_{CC}$ has exceeded $V_{UVLOH}$ . # Undervoltage Lockout Threshold (V<sub>UVLO</sub>) If $V_{CC}$ drops below $V_{UVLOL}$ , the output voltage will be pulled to GND. If $V_{CC}$ starts rising, the A1365 will come out of this lock state when $V_{CC}$ reaches $V_{UVLOH}$ . # UVLO Enable/Disable Delay Time (t<sub>UVLO</sub>) When a falling $V_{CC}$ reaches $V_{UVLOL}$ , time $t_{UVLOE}$ is required to engage the Undervoltage Lockout state. When $V_{CC}$ rises above $V_{UVLOH}$ , time $t_{UVLOD}$ is required to disable UVLO and to have a valid output voltage. # Output Saturation Voltage (V<sub>SAT</sub>) When output voltage clamps are disabled, the output voltage can swing to a maximum of $V_{SAT(HIGH)}$ and to a minimum of $V_{SAT(LOW)}$ . # Broken Wire Voltage (V<sub>BRK</sub>) If the GND pin is disconnected (broken wire event), output voltage will go to $V_{BRK(HIGH)}$ if a load resistor is connected to VCC, or to V<sub>BRK(LOW)</sub> if a load resistor is connected to GND. # DC Fault Switchpoint Error (Err<sub>DFS</sub>) The Over Field Fault Switchpoint is user-programmable with a step size of Step<sub>FAULT</sub>. DC Fault Switchpoint Error is a deviation from the user-programmed value that occurs over the operating temperature range. # DC Fault Switchpoint Symmetry Error (Err<sub>DFSS</sub>) Writing FLT\_THRESH bits sets the DC Fault Switchpoint for positive and negative magnetic fields as follows: Positive Field Fault Switchpoint ( $V_{FPSP}$ ) = $Xpos \times V_{CC}$ and Negative Field Fault Switchpoint ( $V_{FNSP}$ ) = $Xneg \times V_{CC}$ where Xpos + Xneg = 1. For example, programming $V_{FPSP} = 0.8 \times V_{CC}$ should automatically set $V_{FNSP} = 0.2 \times V_{CC}$ . For a measured $V_{FPSP}$ , the DC Fault Switchpoint Symmetry error is the delta between the expected $V_{FNSP}$ and the measured one. # Transient Fault Response Time (t<sub>TFR</sub>) The time interval between a) when the input crosses the DC Fault Switchpoint and b) when the $\overline{FAULT}$ pin reaches 20% of its final value. Figure 7: Transient Fault Response Time (t<sub>TFR</sub>) ## Transient Fault Release Time (t<sub>TFRI</sub>) As the Over Field Fault condition goes away, $t_{TFRL}$ is the time interval between a) when the recovering input crosses the DC Fault Switchpoint and when the $\overline{FAULT}$ pin reaches 80% of its final value. Note that the DC Fault Switchpoint will be impacted by the programmed Fault Hysteresis Level ( $V_{FHSYT}$ ). Figure 8: Transient Fault Release Time (t<sub>TFRL</sub>) #### **FUNCTIONAL DESCRIPTION** # Programming Sensitivity and Quiescent Voltage Output Sensitivity and $V_{OUT(Q)}$ can be adjusted by programming SENS\_FINE and QVO bits, as illustrated in Figure 9 and Figure 10. Users should not program sensitivity or $V_{OUT(Q)}$ beyond the maximum or minimum programming ranges specified in the Operating Characteristics table. Exceeding the specified limits will cause the sensitivity and $V_{OUT(Q)}$ drift over the temperature range ( $\Delta Sens_{TC}$ and $\Delta V_{OUT(Q)TC}$ ) to deteriorate beyond the specified values. Programming sensitivity might cause a small drift in $V_{OUT(Q)}$ . As a result, Allegro recommends programming sensitivity first, then $V_{OUT(Q)}$ . #### **Coarse Sensitivity** Each A1365 variant is programmed to a different coarse sensitivity setting. Devices are tested, and temperature compensation is factory-programmed under that specific coarse sensitivity setting. If the coarse sensitivity setting is changed, by programming SENS\_COARSE bits, Allegro cannot guarantee the specified sensitivity drift through temperature range limits ( $\Delta Sens_{TC}$ ). Figure 9: Device Sensitivity versus SENS\_FINE Programmed Value ### **Memory-Locking Mechanisms** The A1365 is equipped with two distinct memory-locking mechanisms: - **Default Lock** At power-up, all registers of the A1365 are locked by default. EEPROM and volatile memory cannot be read or written. To disable Default Lock, a specific 30-bit customer access code has to be written to address 0x24 within Access Code Timeout (t<sub>ACC</sub> = 8 ms) from power-up. After doing so, registers can be accessed. If VCC is power-cycled, the Default Lock will automatically be re-enabled. This ensures that during normal operation, memory content will not be altered due to unwanted glitches on VCC or the output pin. - Lock Bit After EEPROM has been programmed by the user, the EELOCK bit can be set high and VCC power-cycled to permanently disable the ability to read or write any register. This will prevent the ability to disable Default Lock using the method described above. Note that after the EELOCK bit is set high and the VCC pin is power-cycled, you will not have the ability to clear the EELOCK bit or read/write any register. Figure 10: Device V<sub>OUT(Q)</sub> versus QVO Programmed Value # Power-On Reset (POR) and Undervoltage Lockout (UVLO) Operation The descriptions in this section assume: $T_A = 25$ °C, no output load ( $R_L$ , $C_L$ ), and no significant magnetic field is present. - Power-Up At power-up, as V<sub>CC</sub> ramps up, the output is in a high-impedance state. When V<sub>CC</sub> crosses V<sub>PORH</sub> (location [1] in Figure 11 and [1'] in Figure 12), the POR Release counter starts counting for t<sub>PORR</sub>. At this point, if V<sub>CC</sub> exceeds V<sub>UVLOH</sub> [2'], the output will go to V<sub>CC</sub> / 2 after t<sub>UVLOD</sub> [3']. If V<sub>CC</sub> does not exceed V<sub>UVLOH</sub> [2], the output will stay in the high-impedance state until V<sub>CC</sub> reaches V<sub>UVLOH</sub> [3] and then go to V<sub>CC</sub> / 2 after t<sub>UVLOD</sub> [4]. - V<sub>CC</sub> drops below V<sub>CC</sub>(min)= 4.5 V If V<sub>CC</sub> drops below V<sub>UVLOL</sub> [4', 5], the UVLO Enable Counter starts counting. If V<sub>CC</sub> is still below V<sub>UVLOL</sub> when the counter reaches t<sub>UVLOE</sub>, - the UVLO function will be enabled and the ouput will be pulled near GND [6]. If $V_{CC}$ exceeds $V_{UVLOL}$ before the UVLO Enable Counter reaches 64 $\mu s$ [5'], the output will continue to be $V_{CC}/2$ . - Coming out of UVLO While UVLO is enabled [6], if $V_{CC}$ exceeds $V_{UVLOH}$ [7], UVLO will be disabled after $t_{UVLOD}$ , and the output will be $V_{CC}$ / 2 [8]. - Power-Down As V<sub>CC</sub> ramps down below V<sub>UVLOL</sub> [6', 9], the UVLO Enable Counter will start counting. If V<sub>CC</sub> is higher than V<sub>PORL</sub> when the counter reaches t<sub>UVLOE</sub>, the UVLO function will be enabled and the ouput will be pulled near GND [10]. The output will enter a high-impedance state as V<sub>CC</sub> goes below V<sub>PORL</sub> [11]. If V<sub>CC</sub> falls below V<sub>PORL</sub> before the UVLO Enable Couner reaches t<sub>UVLOE</sub>, the output will transition directly into a high-impedance state [7']. Figure 11: POR and UVLO Operation - Slow Rise Time Case Figure 12: POR and UVLO Operation – Fast Rise Time Case ## **Detecting Broken Ground Wire** If the GND pin is disconnected, node A becoming open (see Figure 14), the VOUT pin will go to a high-impedance state. The output voltage will go to $V_{BRK(HIGH)}$ if a load resistor $R_{L(PULLUP)}$ is connected to $V_{CC}$ or to $V_{BRK(LOW)}$ if a load resistor $R_{L(PULLDWN)}$ is connected to GND. The device will not respond to any applied magnetic field. If the ground wire is reconnected, the A1365 will resume normal operation. Figure 13: Typical Application Drawing Figure 14: Connections for Detecting Broken Ground Wire ### Self-Test Diagnostic Operation after Power-Up Self-Te The A1365 has a Self-Test Diagnostics operating mode, allowing the user to verify at any point: connectivity of the Analog Signal path, drifts in sensitivity and quiescent output voltage, and connectivity and functionality of the Over Field Fault Signal path. Timing of various parts of the self-test sequence are user programmable. #### **Self-Test Start Mode** After power-up is complete, the VOUT pin responds to the applied magnetic field, and the Over Field $\overline{FAULT}$ pin responds to a magnetic field exceeding the programmed fault threshold. Self-Test Diagnostic mode can be started at any point after power-up by pulling $V_{\overline{FAULT}}$ below $V_{STTH}$ level (location [1] in Figure 15), causing the sensor IC to enter the Self-Test Start mode and the self-test counter to start. The VOUT pin will continue responding to the magnetic field during this mode, but if the sensor IC is exposed to a magnetic field exceeding the fault threshold, the self-test counter will be reset. After the counter reaches the programmed Self-Test Start Time ( $t_{STS}$ [2]), the VOUT pin will go to $V_{STL}$ , indicating that the sensor IC has entered Self-Test Sens mode. ## Self-Test Sens Mode Self-Test Sens mode allows the user to verify the sensitivity of the sensor IC. Setting $V_{\overline{FAULT}} > V_{STTH}$ [4] causes VOUT to respond by going to $V_{STH}$ , [6]. Setting $V_{\overline{FAULT}} < V_{STTH}$ [7] causes VOUT to become equal to V<sub>STL</sub> [9]. By measuring VOUT and comparing it to the specified values, the user can detect failures in the Analog Signal path as well as drifts in sensitivity. Quiescent voltage can be measured during the Self-Test Start waiting period as long as no external magnetic fields are present. When the $V_{\overline{FAULT}}$ value is changed in either direction [4, 7], Self-Test Sens Output Propagation Delay Time (t<sub>STSOPD</sub>) is required before a change is observed on VOUT [5, 8]. VOUT will settle to a stable value after Self-Test Sens Output Rise Time (t<sub>STSORT</sub> [6]) or Self-Test Sens Output Fall Time (t<sub>STSOFT</sub> [9]). The sensor IC can stay in Self-Test Sens mode as long as required by the user. To exit, the $\overline{FAULT}$ pin should be released, causing $V_{\overline{FAULT}}$ to exceed $V_{STTH}$ [10] and to be pulled near $V_{CC}$ by the pull-up resistor. When the programmed Self-Test Fault Request Time (t<sub>STFR</sub>) expires [11], the device will enter Self-Test Fault mode. Figure 15: Self-Test Diagnostic Mode Fault Behavior # A1365 # Low-Noise, High-Precision, Programmable Linear Hall-Effect Sensor IC with High-Bandwidth (120 kHz) Analog Output and Integrated Fault Comparator with Self-Test Diagnostic Mode #### **Self-Test Fault Mode** During Self-Test Fault mode, the $\overline{FAULT}$ pin should be released by the user. The A1365 will automatically apply an internal positive stimulus to the internal signal path, causing the output to reach $V_{SAT(HIGH)}$ [12]. After $V_{OUT}$ crosses the programmed fault threshold, the $\overline{FAULT}$ pin will be pulled to $V_{\overline{FAULTL}}$ [13]. After the programmed Self-Test Fault Pulse Width time ( $t_{STFPW}$ ) has expired [14], the positive internal stimulus will be removed, causing the output to settle at $V_{OUT(Q)}$ [15], which in turn will cause the $\overline{FAULT}$ pin to be released and pulled to $V_{CC}$ [16]. After the Self-Test Fault Pulse Width time ( $t_{STFPW}$ ) has expired [17], a negative internal stimulus will be applied to the signal path, causing the output to reach $V_{SAT(LOW)}$ [18]. After $V_{OUT}$ crosses the programmed fault threshold, the $\overline{FAULT}$ pin will be pulled to GND. After the Self-Test Fault Pulse Width time $(t_{STFPW})$ has expired [19], the output will be released and should reach $V_{OUT(Q)}$ in the absence of an external magnetic field [20]. The A1365 will then automatically exit Self-Test mode, release the $\overline{FAULT}$ pin, and resume normal operation after the Post Self-Test Settling Time $(t_{STPST}$ [21]). The user can determine if the Over Fault Signal path is functional by ensuring the VOUT pin and the $\overline{FAULT}$ pin toggle as described in Figure 13 and reach the appropriate voltage levels. ## **Self-Test Operating Conditions** For proper functionality, no magnetic field should be present during any Self-Test mode. If a read/write transaction is received during any Self-Test mode, the sensor IC will exit Self-Test and service the transaction. A Self-Test Start request is ignored during a read/write transaction. If $V_{\rm CC}$ drops below $V_{\rm UVLOL}$ , the sensor IC will exit Self-Test mode. Table 1: Self-Test Operating Characteristics: Valid through the full operating temperature range $T_A$ , $C_{BYPASS}$ = 0.1 $\mu$ F, $V_{CC}$ = 5 V, and no magnetic field is present, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | | | | | |-----------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------|--------------------------------|------|--|--|--|--| | SELF-TEST START MODE | SELF-TEST START MODE | | | | | | | | | | | Self-Test Start Time [1] | t <sub>STS</sub> | Programmable | 0.05 | _ | 200 | ms | | | | | | Self-Test Threshold Voltage [2] | V <sub>STTH</sub> | | 0.85 | 1 | 1.15 | V | | | | | | Self-Test Comparator Hysteresis | V <sub>STHYST</sub> | | _ | 75 | - | mV | | | | | | Self-Test Sens Mode | | | | | | | | | | | | Self-Test Sens Output Propagation Delay | t <sub>STSOPD</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 4 | _ | μs | | | | | | Self-Test Sens Output Rise Time | t <sub>STSORT</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 8 | _ | μs | | | | | | Self-Test Sens Output Fall Time | t <sub>STSOFT</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 8 | _ | μs | | | | | | Self-Test Fault Request Time [1] | t <sub>STFR</sub> | Programmable | 0.05 | - | 10 | ms | | | | | | Self-Test High Output Voltage [2] | V <sub>STH</sub> | | V <sub>OUT(Q)</sub><br>+ 1.275 | V <sub>OUT(Q)</sub> + 1.5 | V <sub>OUT(Q)</sub><br>+ 1.725 | V | | | | | | Self-Test Low Output Voltage [2] | V <sub>STL</sub> | | V <sub>OUT(Q)</sub><br>- 1.725 | V <sub>OUT(Q)</sub> – 1.5 | V <sub>OUT(Q)</sub><br>- 1.275 | V | | | | | | Ratiometry Self-Test Sensitivity | Pot | $T_A = 25$ °C to 150°C relative to $V_{CC} = 5 \text{ V } \pm 5\%$ | -4 | _ | 4 | % | | | | | | Error | Rat <sub>ERRSTSens</sub> | $T_A = -40$ °C to 25°C relative to $V_{CC} = 5 \text{ V } \pm 5\%$ | -5 | _ | 5 | % | | | | | | SELF-TEST FAULT MODE | | | | | | | | | | | | Self-Test Fault Pulse Width Time [1] | t <sub>STFPW</sub> | Programmable | 0.05 | _ | 10 | ms | | | | | | Self-Test Fault Fault Fall Time | t <sub>STFFFT</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 0.7 | - | μs | | | | | | Self-Test Fault Fault Rise Time | t <sub>STFFRT</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 17 | _ | μs | | | | | | Self-Test Fault Output Rise Time | t <sub>STFORT1</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 0.1 | _ | μs | | | | | | Sell-Test Fault Output Rise Time | t <sub>STFORT2</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 1 | - | μs | | | | | | Self-Test Fault Output Fall Time | t <sub>STFOFT1</sub> | $R_{F(PULLUP)} = 10 \text{ k}\Omega, C_F = 1 \text{ nF}, C_L = 1 \text{ nF},$<br>$R_{L(PULLDOWN)} = 4.7 \text{ k}\Omega$ | _ | 1 | _ | μs | | | | | | Jen-Test Fault Output Fall Tiffle | t <sub>STFOFT2</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 1 | - | μs | | | | | | Post Self-Test Settling Time | t <sub>STPST</sub> | $R_{F(PULLUP)}$ = 10 k $\Omega$ , $C_F$ = 1 nF, $C_L$ = 1 nF, $R_{L(PULLDOWN)}$ = 4.7 k $\Omega$ | _ | 5 | _ | μs | | | | | <sup>[1]</sup> Programmed timer could have a typical error of ±5%. <sup>[2]</sup> Ratiometric with V<sub>CC</sub>. 14 15 200 200 Table 2: Self-Test Timers DAC Profiles | Table 2: Self-Test Timers DAC Profiles | | | | | | | | | |----------------------------------------|--------------------------|---------------------------------------|---------------------------|---------------------------------------|----------------------------|--|--|--| | Self-Test | Start Time | Self-Test Fault | Request Time | Self-Test Fault Pulse Width Time | | | | | | 4-Bit Code<br>(Decimal<br>Equivalent) | t <sub>STS</sub><br>(ms) | 3-Bit Code<br>(Decimal<br>Equivalent) | t <sub>STFR</sub><br>(ms) | 3-Bit Code<br>(Decimal<br>Equivalent) | t <sub>STFPW</sub><br>(ms) | | | | | 0 | 0.05 | 0 | 0.05 | 0 | 0.05 | | | | | 1 | 0.1 | 1 | 0.1 | 1 | 0.1 | | | | | 2 | 0.2 | 2 | 0.2 | 2 | 0.2 | | | | | 3 | 0.5 | 3 | 0.5 | 3 | 0.5 | | | | | 4 | 1 | 4 | 1 | 4 | 1 | | | | | 5 | 2 | 5 | 2 | 5 | 2 | | | | | 6 | 5 | 6 | 5 | 6 | 5 | | | | | 7 | 10 | 7 | 10 | 7 | 10 | | | | | 8 | 20 | | | | | | | | | 9 | 50 | 1 | | | | | | | | 10 | 100 | 1 | | | | | | | | 11 | 200 | ] | | | | | | | | 12 | 200 | ] | | | | | | | | 13 | 200 | 1 | | | | | | | ## Over Magnetic Field Fault During normal operation, the $\overline{FAULT}$ pin is in a high-impedance state. The combination of an internal pull-up resistance with an internal current source enables the $\overline{FAULT}$ pin to be pulled high. After the $\overline{FAULT}$ pin reaches $V_{SAT(HIGH)}$ , the current source is shut down. The user could install an external pull-up resistor on the $\overline{FAULT}$ pin to reduce the amount of time required by the $\overline{FAULT}$ pin to reach $V_{SAT(HIGH)}$ after a fault event passes. An external pull-up resistor can be connected to a voltage $(V_{F(PULLUP)})$ different from VCC as long as it remains within the $V_{F(PULLUP)}$ limits. If $V_{F(PULLUP)}$ is less than VCC, the current provided by the internal current source, $I_{IF(PULLUP)},$ will flow through the external pull-up resistance causing a small voltage drop. Figure 16: Fault Switchpoint Programming Profile The A1365 offers a 6-bit programmable Ratiometric Fault as well as a 2-bit programmable Ratiometric Fault Hysteresis. Figure 17 illustrates the impact of programming 60 mV of Fault Hysteresis on the Fault Switchpoint: - FAULT\_THRESH = 0, setting Positive and Negative Field Fault Switchpoint (V<sub>FPSP</sub>, V<sub>FNSP</sub>) to the middle of their programmable range. - FAULT HYST = 2, setting Fault Hysteresis Level to 60 mV. The Fault Switchpoint is not affected by the selected Fault Hysteresis Level. The speed and accuracy with which a fault is triggered are characterized by the Transient Fault Response Time ( $t_{TFR}$ ), the DC Fault Switchpoint Error (err<sub>DFS</sub>), and the Fault Delay Due to Load Capacitance ( $t_{FDC}$ ). Figure 17: Fault Hysteresis Behavior at FAULT\_ THRESH = 0, FAULT\_HYST = 2 Figure 18: Fault Functional Circuit A *Fault Overstep* is defined as the amount by which the output voltage exceeds the delta between $V_{OUT(Q)}$ and the DC Fault Switchpoint ( $V_{FPSP}$ and $V_{FNSP}$ ). The larger the overstep caused by an input magnetic field is, the faster $t_{TFR}$ will be. When $V_{FPSP}$ and $V_{FNSP}$ are programmed near their limits, the maximum Fault Overstep will be limited because $V_{OUT}$ will be reaching saturation levels (see Figure 19). Faults can be latched by setting the FAULT\_LATCH bit high. After a fault occurs, the FAULT pin will be held low. To reset the FAULT pin, the A1365 must be powered down. Over Magnetic Field Fault can be disabled by setting the FLT\_DIS bit. Figure 19: Transient Fault Response Time versus Fault Overstep Voltage at $V_{CC}$ = 5 V, $C_F$ = 0 F, $R_L$ = Open. #### PROGRAMMING SERIAL INTERFACE The A1365 incorporates a serial interface that allows an external controller to read and write registers in the EEPROM and volatile memory. The A1365 uses a point-to-point communication protocol, based on Manchester encoding per G. E. Thomas (a rising edge indicates 0 and a falling edge indicates 1), with address and data transmitted MSB first. #### **Transaction Types** Each transaction is initiated by a command from the controller; the A1365 does not initiate any transactions. Three commands are recognized by the A1365: Write Access Code, Write, and Read. One response frame type is generated by the A1365, Read Acknowledge. If the command is Read, the A1365 responds by transmitting the requested data in a Read Acknowledge frame. If the command is any other type, the A1365 does not acknowledge. As shown in Figure 20, the A1365 receives all commands via the VCC pin. It responds to Read commands via the VCUT pin. This implementation of Manchester encoding requires the communication pulses be within a high $(V_{\rm MAN(H)})$ and low $(V_{\rm MAN(L)})$ range of voltages for the VCC line and the VOUT line. The Write command to EEPROM is supported by two high-voltage pulses on the VOUT line. #### Writing the Access Code In order for the external controller to write or read from the A1365 memory during the current session, it must establish serial communication with the A1365 by sending a Write command including the Access Code within Access Code Timeout ( $t_{ACC}$ ) from power-up. If this deadline is missed, all write and read access is disabled until the next power-up. ### Writing to Volatile Memory In order for the external controller to write to volatile memory, a Write command must be transmitted on the VCC pin. Successive Write commands to volatile memory must be separated by $t_{WRITE}$ . The required sequence is shown in Figure 21. Figure 21: Writing to Volatile Memory Figure 20: Top-Level Programming Interface # Writing to EEPROM In order for the external controller to write to non-volatile EEPROM, a Write command must be transmitted on the VCC pin. The controller must also send two Programming pulses, long high-voltage strobes, via the VOUT pin. These strobes are detected internally, allowing the A1365 to boost the voltage on the EEPROM gates. The required sequence is shown in Figure 22 and Figure 23. To ensure EEPROM integrity over lifetime, EEPROM should not be exposed to more than 100 Write cycles. ## Reading from EEPROM or Volatile Memory In order for the external controller to read from EEPROM or volatile memory, a Read command must be transmitted on the VCC line. Within time t<sub>start read</sub>, the VOUT line will stop responding to the magnetic field and the Read Acknowledge frame will be transmitted on the VOUT line. The Read Acknowledge frame contains Read data. After the Read Acknowledge frame has been received from the A1365, the VOUT line resumes normal operation after time $t_{\rm READ}$ . The required sequence is shown in Figure 24. # **Error Checking** The serial interface uses a cyclic redundancy check (CRC) for data-bit error checking (synchronization bits are ignored during the check). The CRC algorithm is based on the polynomial g(x) = x3 + x + 1, and the calculation is represented graphically in Figure 25. The trailing 3 bits of a message frame comprise the CRC token. The CRC is initialized at 111. If the serial interface receives a command with a CRC error, the command is ignored. Figure 22: Writing to EEPROM Figure 23: EEPROM Programming Pulses Figure 24: Reading from EEPROM or Volatile Memory Figure 25: CRC Calculation #### **Serial Interface Reference** Required timing parameters for successful serial communication with A1365 device are given in table below. **Table 3: Required Serial Interface Timing Parameters** | Characteristics | Symbol | Note | Min. | Тур. | Max. | Unit | |----------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------|----------------------------------------|------| | INPUT/OUTPUT SIGNAL TIMING | | | | | 1 | | | Access Code Timeout | t <sub>ACC</sub> | Customer Access Code should be fully entered in less than $t_{ACC}$ , measured from when $V_{CC}$ crosses $V_{UVLOH}$ . | - | _ | 8 | ms | | Bit Rate | t <sub>BITR</sub> | Defined by the input message bit rate sent from the external controller | 32 | _ | 80 | kbps | | Bit Time | t <sub>BIT</sub> | Data bit pulse width at 70 kbps | 13.6 | 14.3 | 15 | μs | | Bit Time Error | err <sub>TBIT</sub> | Deviation in t <sub>BIT</sub> during one command frame | -11 | _ | + 11 | % | | Volatile Memory Write Delay | t <sub>WRITE</sub> | Required delay from the trailing edge of certain Write command frames to the leading edge of a following command frame | 2 × t <sub>BIT</sub> | _ | - | μs | | Non-Volatile Memory Write Delay | t <sub>WRITE(E)</sub> | Required delay from the trailing edge of the second EEPROM Programming pulse to the leading edge of a following command frame | 2 × t <sub>BIT</sub> | _ | - | μs | | Read Acknowledge Delay | t <sub>READ</sub> | Required delay from the trailing edge of a Read Acknowledge frame to the leading edge of a following command frame | 2 × t <sub>BIT</sub> | _ | - | μs | | Read Delay | t <sub>start_read</sub> | Delay from the trailing edge of a Read command frame to the leading edge of the Read Acknowledge frame | 25 µs –<br>0.25 ×<br>t <sub>BIT</sub> | 50 µs<br>-0.25 ×<br>t <sub>BIT</sub> | 150 µs<br>- 0.25 ×<br>t <sub>BIT</sub> | μs | | EEPROM PROGRAMMING PULSE | <u>'</u> | | | ' | | | | EEPROM Programming Pulse<br>Setup Time | t <sub>sPULSE(E)</sub> | Delay from last edge of write command to start of EEPROM programming pulse | 40 | _ | - | μs | | INPUT/OUTPUT SIGNAL VOLTAGE | | | | | | | | | | Applied to VCC line | 5.1 | _ | _ | V | | Manchester Code High Voltage | V <sub>MAN(H)</sub> | Read from VOUT line | V <sub>CC</sub> –<br>0.2 V | _ | - | V | | Manahastar Cada Law Valtaria | V | Applied to VCC line | _ | _ | 3.9 | V | | Manchester Code Low Voltage | V <sub>MAN(L)</sub> | Read from VOUT line | _ | _ | 0.2 | V | | Manchester Level to VCC Delay | t <sub>MAN_VCC</sub> | | _ | _ | 15 | μs | # Serial Interface Message Structure The general format of a command message frame is shown in Figure 26. Note that, in the Manchester coding used, a bit value of one is indicated by a falling edge within the bit boundary, and a bit value of zero is indicated by a rising edge within the bit boundary. # **V<sub>CC</sub>** Levels During Manchester Communication For all devices with UVLO functionality, after power-up, it is important that the VCC pin be held at $V_{CC}$ until the first Synchronization pulse of a read/write transaction is sent (see Figure 27). During the transaction, the VCC pin varies between $V_{MAN(H)}$ and $V_{MAN(L)}$ , but after the last CRC bit has been sent, the controller must bring the VCC pin back to the $V_{CC}$ level in less than $t_{MAN\_VCC}$ . This is important in order to avoid triggering the UVLO functionality during EEPROM read/write. Figure 26: General Format for Serial Interface Commands Figure 27: V<sub>CC</sub> Levels During Manchester Communication **Table 4: Serial Interface Command General Format** | Quantity of Bits | Parameter Name | Values | Description | | | | | | |------------------|--------------------|--------|--------------------------------------------------------------|--|--|--|--|--| | 2 | Synchronization 00 | | Used to identify the beginning of a serial interface command | | | | | | | 4 | 1 Read/Write | 0 | [As required] Write operation | | | | | | | 1 | | 1 | [As required] Read operation | | | | | | | 6 | Address 0/1 | | [Read/Write] Register address (volatile memory or EEPROM) | | | | | | | 30 | Data 0/1 | | 24 data bits and 6 ECC bits | | | | | | | 3 | CRC 0/1 | | Incorrect value indicates errors | | | | | | # Low-Noise, High-Precision, Programmable Linear Hall-Effect Sensor IC with High-Bandwidth (120 kHz) Analog Output and Integrated Fault Comparator with Self-Test Diagnostic Mode #### Read (Controller to A1365) The fields for the Read command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 1 for read) - Address (6 bits) (ADDR[5] is 0 for EEPROM, 1 for register) - CRC (3 bits) Figure 28 shows the sequence for a Read command. Figure 28: Read Sequence #### Read Acknowledge (A1365 to Controller) The fields for the data return frame are: - Sync (2 zero bits) - Data (30 bits: [29:26] Don't Care, [25:24] ECC Pass/Fail, [23:0] Data) - CRC (3 bits) Figure 29 shows the sequence for a Read Acknowledge. Refer to the Detecting ECC Error section for instructions on how to detect and ECC failure. Figure 29: Read Acknowledge Sequence #### Write (Controller to A1365) The fields for the Write command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 0 for write) - Address (6 bits) (ADDR[5] is 0 for EEPROM, 1 for register; refer to the address map) - Data (30 bits: [29:24] Don't Care, [23:0] Data) - CRC (3 bits) Figure 30 shows the sequence for a Write command. Bits [29:24] are Don't Care because the A1365 automatically generates 6 ECC bits based on the content of bits [23:0]. These ECC bits will be stored in EEPROM at locations [29:24]. Figure 30: Write Sequence #### Write Access Code (Controller to A1365) The fields for the Access Code command are: - Sync (2 zero bits) - Read/Write (1 bit, must be 0 for write) - Address (6 bits) (Address 0X24 for Customer Access) - Data (30 bits) (0x2781 1F77 for Customer Access) - CRC (3 bits) Figure 31 shows the sequence for an Access Code command. Figure 31: Access Code Write Sequence The controller must open the serial communication with the A1365 device by sending an Access Code. It must be sent within Access Code Timeout $(t_{ACC})$ from power-up or the device will be disabled for read and write access. #### **Access Codes Information** | Name | Serial Interface Format | | | | | | |----------|---------------------------|-------------|--|--|--|--| | | Register Address<br>(Hex) | Data (Hex) | | | | | | Customer | 0x24 | 0x2781_1F77 | | | | | #### **Shadow Mode** For faster programming, Shadow Mode puts the sensor in a try mode where one can write to the EEPROM registers as if they are volatile registers. This is especially useful when searching for Sensitivity, QVO, and Over Field Fault codes. Once the desired codes are identified, the user should exit Shadow Mode and execute an EEPROM Write. If a power-cycle is executed during Shadow Mode, the registers will reset to their initial state. SHADOW\_ENABLE bit should be set to enter Shadow Mode. Allegro MicroSystems, LLC 1.508.853.5000; www.allegromicro.com 115 Northeast Cutoff # Low-Noise, High-Precision, Programmable Linear Hall-Effect Sensor IC with High-Bandwidth (120 kHz) Analog Output and Integrated Fault Comparator with Self-Test Diagnostic Mode ## **EEPROM Margining** Allegro factory-tests the capacity of each EEPROM bit to retain a "0" or a "1" state. After the user has completed EEPROM programming, the two VREAD bits could be set to "01" to change the EEPROM margin setting. EEPROM registers that were written by the user should be read and compared to the user-programmed value. The procedure should be repeated using VREAD = "10". It is not mandatory for the user to execute EEPROM Margining. **Table 5: Memory Address Map** | Register Name | | Address | Description | r/w | Bits | Location | |-----------------------------------------------|-----------------------|---------|--------------------------------------------------------------------------------------------------------------|-----|------|----------| | FAC_LOT_NUM | | | Factory Lot (uses 3rd to 7th digits of the lot number) | r/w | 16 | 15:0 | | Customer Read-Only<br>EEPROM | WAFER_NUM | 0x00* | Factory Wafer (stores up to 64 wafers) | r/w | 6 | 21:16 | | | SCRATCH | | Factory use only | r/w | 2 | 23:22 | | | X_DIE_LOC | | 8 bits X die location (accommodates up to 256 die in X) | r/w | 8 | 7:0 | | | Y_DIE_LOC | 0x01* | 8 bits Y die location (accommodates up to 256 die in Y) | r/w | 8 | 15:8 | | | SCRATCH | | Factory use only | r/w | 8 | 23:16 | | | SENS_FINE | | Sensitivity | r/w | 9 | 8:0 | | | SENS_COARSE | | Coarse Sensitivity | r/w | 2 | 10:9 | | | QVO | | Quiescent Output Voltage | r/w | 9 | 19:11 | | | FACTORY_RES1 | 0x02 | Factory use only | r/w | 1 | 20 | | | POL | | Reverses output polarity | r/w | 1 | 21 | | | CLAMP_EN | | Clamp Enable | r/w | 1 | 22 | | | EELOCK | | EEPROM LOCK | w | 1 | 23 | | | FLT_THRESH | | Sets the DC Fault Switchpoint, two's complement DAC profile | r/w | 6 | 5:0 | | Customer R/W<br>EEPROM | FLT_HYST | | Fault Hysteresis Adjust, [00] = 0 V, [01] = 30 mV, [10] = 60 mV, [11] = 120 mV | r/w | 2 | 7:6 | | LLI ITOM | FLT_LATCH | | Enables Fault Latch | r/w | 1 | 8 | | | FLT_DIS | | Disables Fault | r/w | 1 | 9 | | | ST_DIS | 0x03 | Disables Self-Test (Halts Self-Test sequence if written while Self-Test is in progress) | r/w | 1 | 10 | | | ST_START_TIME | | Self-Test start time, range 50 µs to 200 ms | r/w | 4 | 14:11 | | | ST_FR_TIME | | Self-Test Fault Request time, range 50 µs to 10 ms | r/w | 3 | 17:15 | | | ST_FPW_TIME | | Self-Test Fault Pulse Width time, range 50 µs to 10 ms | r/w | 3 | 20:18 | | | MISC3_1 | | Factory-reserved (unused) | r/w | 3 | 23:21 | | | CUSTOMER_RES | 0x04* | Customer-reserved | r/w | 24 | 23:0 | | | Disable Analog Output | | Sets the output pin to a high-impedance state | r/w | 1 | 0 | | | SHADOW_ENABLE | | Enables register shadowing to bypass shadowed EEPROM registers | r/w | 1 | 1 | | | CUSTOMER_ACCESS | | Customer write access enabled | r | 1 | 2 | | N/ 1 (2) N/ | Factory Reserved | | Reserved for factory use. Do not change default state. | r/w | 2 | 4:3 | | Volatile Memory<br>Customer Debug<br>Register | OVERF_FLT | 0x10 | 0 = No Over Field Fault<br>1 = Over Field Fault occurred, clears on read | | 1 | 5 | | _ | Factory Reserved | | Reserved for factory use; do not change default state. | r/w | 2 | 8:7 | | | VREAD | | Change EEPROM read voltage for margining; [00] = 1.2 V (default), [01] = 0 V, [10] = 4.3 V, [11] = undefined | r/w | 2 | 10:9 | | | - | | Reserved for factory use (unused) | n/a | 13 | 23:11 | | ACCESS_CODE | | 0x24 | Customer code (not addressable) | | 30 | 29:0 | <sup>\*</sup> EEPROM registers or bits that are not shadowed. ## **EEPROM Cell Organization** Programming coefficients are stored in non-volatile EEPROM, which is separate from the digital subsystem, and accessed by the digital subsystem EEPROM Controller module. The EEPROM is organized as 30-bit-wide words, each word is made up of 24 data bits and 6 ECC (Error Checking and Correction) check bits, stored as shown in figure below. | EEPROM Bit | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | | | | | |------------|----|----|-----|-----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----| | Contents | C5 | C4 | C3 | C2 | C1 | C0 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | | | | | | | | | 14 | 1 | 13 | 12 | 11 | 10 | 9 | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ŕ | D14 | 4 D | 13 | D12 | D11 | D10 | D9 | ) [ | 08 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | External EEPROM Word Bit Sequence; C# - Check Bit, D# - Data Bit # **EEPROM Error Checking and Correction** (ECC) Hamming code methodology is implemented for EEPROM checking and correction. The device has ECC enabled after power-up. The device always returns 30 bits. The message received from controller is analyzed by the device EEPROM driver and ECC bits are added. The first 6 received bits from device to controller are dedicated to ECC. # **Detecting ECC Error** If an uncorrectable error has occurred, bits 25:24 are set to 10, the VOUT pin will go to a high-impedance state, and the device will not respond to the applied magnetic field. Output voltage will go to $V_{BRK(HIGH)}$ if a load resistor $R_{L(PULLUP)}$ is connected to $V_{CC}$ or to $V_{BRK(LOW)}$ if a load resistor $R_{L(PULLDWN)}$ is connected to GND. #### **EEPROM ECC Errors** | Bits | Name | Description | |-------|---------|-------------------------------------------| | 29:26 | _ | No meaning | | | | 00 = No error | | 25:24 | ECC | 01 = Error detected and message corrected | | 25.24 | | 10 = Uncorrectable error | | | | 11 = No meaning | | 23:0 | D[23:0] | EEPROM data | | | | | #### PACKAGE OUTLINE DRAWING ## For Reference Only - Not for Tooling Use (Reference DWG-9202) Dimensions in millimeters - NOT TO SCALE Dimensions exclusive of mold flash, gate burs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown Figure 32: Package KT, 4-Pin SIP A1365 # Low-Noise, High-Precision, Programmable Linear Hall-Effect Sensor IC with High-Bandwidth (120 kHz) Analog Output and Integrated Fault Comparator with Self-Test Diagnostic Mode #### **Revision History** | Number | Date | Description | | | | | |--------|-------------------|------------------------------------------------------------|--|--|--|--| | _ | January 7, 2016 | Initial release | | | | | | 1 | November 2, 2017 | Corrected Package Outline Drawing Standard Branding label | | | | | | 2 | November 16, 2017 | Added Self-Test functionality information | | | | | | 3 | December 6, 2017 | Added Self-Test registers to Memory Address Map (p. 33) | | | | | | 4 | January 3, 2018 | Updated Features and Benefits, Description sections (p. 1) | | | | | #### Copyright ©2018, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com