## PE29101 ## **Document Category: Product Specification** ## UltraCMOS® High-speed FET Driver, 40 MHz ### **Features** - High- and Low-side FET drivers - · Dead-time control - Fast propagation delay, 11ns - Internal gate overvoltage management - · Sub-nanosecond rise and fall time - 2A/4A peak source/sink current - Package Flip chip ## **Applications** - DC-DC conversions - AC–DC conversions - · Wireless power - LiDAR ## **Product Description** The PE29101 integrated high-speed driver is designed to control the gates of external power devices, such as enhancement mode gallium nitride (GaN) FETs. The outputs of the PE29101 are capable of providing switching transition speeds in the sub-nanosecond range for switching applications up to 40 MHz. High switching speeds result in smaller peripheral components and enable new applications such as wireless power charging. Figure 1 • PE29101 Functional Diagram ©2018, Peregrine Semiconductor Corporation. All rights reserved. • Headquarters: 9380 Carroll Park Drive, San Diego, CA, 92121 The PE29101 operates from 4V to 6.5V and can support a high side floating supply voltage of 80V. An optional internal synchronous bootstrap circuit limits overcharging of the bootstrap capacitor during reverse body diode conduction, preventing the GaN FETs from exceeding their maximum gate-to-source voltage rating. The PE29101 also features a dead-time controller that allows timing of the LS and HS gates to eliminate any large shoot-through currents that could dramatically reduce the efficiency of the circuit and potentially damage the transistors. The PE29101 is available in a flip chip package and is manufactured on Peregrine's UltraCMOS process, a patented advanced form of silicon-on-insulator (SOI) technology, offering the performance of GaAs with the economy and integration of conventional CMOS. ## **Absolute Maximum Ratings** Exceeding absolute maximum ratings listed in **Table 1** may cause permanent damage. Operation should be restricted to the limits in **Table 2**. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability. #### **ESD Precautions** When handling this UltraCMOS device, observe the same precautions as with any other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified in **Table 1**. ### Latch-up Immunity Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up. Table 1 • Absolute Maximum Ratings for PE29101 | Parameter/Condition | Min | Max | Unit | |----------------------------------------------------|------|------|------| | Low-side bias (LSB) to low-side source (LSS) | -0.3 | 7 | V | | High-side bias (HSB) to high-side source (HSS) | -0.3 | 7 | V | | Input signal | -0.3 | 7 | V | | HSS to LSS | -1 | 100 | V | | ESD voltage HBM <sup>(*)</sup> , all pins | | 1000 | V | | Note: * Human body model (JEDEC JS-001, Table 2A). | | | | # **Recommended Operating Conditions** **Table 2** lists the recommended operating conditions for the PE29101. Devices should not be operated outside the recommended operating conditions listed below. Table 2 • Recommended Operating Conditions for PE29101 | Parameter | Min | Тур | Max | Unit | |----------------------------------------------|-----|-----|------|------| | Supply for driver front-end, V <sub>DD</sub> | 4.0 | 5.0 | 6.5 | V | | Supply for high-side driver, HSB | 4.0 | 5.0 | 6.5 | V | | Supply for low-side driver, LSB | 4.0 | 5.0 | 6.5 | V | | Logic HIGH for control input | 1.6 | | 6.5 | V | | Logic LOW for control input | 0 | | 0.6 | V | | HSS range | 0 | | 80 | V | | Operating temperature | -40 | | +105 | °C | | Junction temperature | -40 | | +125 | °C | ## **Electrical Specifications** **Table 3** provides the key electrical specifications @ +25 °C, $V_{DD} = 5V$ , 100 pF load; RDHL and RDLH are $\pm 1\%$ tolerance unless otherwise specified. Table 3 • DC Characteristics | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------------|-------------------------------------------------------|-----|-----|------|------| | DC Characteristics | | | | | | | V <sub>DD</sub> quiescent current | $V_{DD} = 5V$ , RDHL = RDLH = 80.6 k $\Omega$ | | 0.9 | | mA | | HSB quiescent current | HSB = 5V | | 2.5 | | mA | | LSB quiescent current | LSB = 5V | | 2.5 | | mA | | Total quiescent current | $V_{DD}$ =HSB=LSB=5V, RDHL = RDLH = 80.6 kΩ | | 5.9 | 8.0 | mA | | V <sub>DD</sub> quiescent current | $V_{DD}$ = 6.5V, RDHL = RDLH = 80.6 k $\Omega$ | | 1.3 | | mA | | HSB quiescent current | HSB = 6.5V | | 3.8 | | mA | | LSB quiescent current | LSB = 6.5V | | 3.9 | | mA | | Total quiescent current | $V_{DD}$ =HSB=LSB=6.5V, RDHL = RDLH = 80.6 k $\Omega$ | | 9.0 | 11.5 | mA | | Under Voltage Lockout | | | | | , | | Under voltage release (rising) | | | 3.6 | 3.9 | V | | Under voltage hysteresis | | | 400 | | mV | | Gate Drivers | | | | | | ## PE29101 High-speed FET Driver Table 3 • DC Characteristics (Cont.) | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------|---------------------------------------------------------|-----|------|-----|------| | HSG <sub>PU</sub> /LSG <sub>PU</sub> pull-up resistance | $V_{DD}$ = 6.5V, RDHL = RDLH = 80.6 k $\Omega$ | | 1.8 | | Ω | | HSG <sub>PD</sub> /LSG <sub>PD</sub> pull-down resistance | V <sub>DD</sub> = 6.5V | | 1.5 | | Ω | | VDDSYNC resistance | | | 4.5 | | Ω | | HSG <sub>PU</sub> /LSG <sub>PU</sub> leakage current | HSB-HSG <sub>PU</sub> = 5V, LSB-LSG <sub>PU</sub> = 5V | | 10 | | μΑ | | HSG <sub>PD</sub> /LSG <sub>PD</sub> leakage current | HSG <sub>PD</sub> -HSS = 5V/LSG <sub>PD</sub> -HSS = 5V | | 50 | | μΑ | | Dead-time Control | | ı | ı | | ı | | Dead-time control voltages | HSB=LSB, 80.6 kΩ resistor to GND | | 1.4 | | V | | | RDHL = 30 kΩ | | 0.8 | | ns | | Dead-time from HSG going low to | RDHL = 80.6 kΩ | | 3.3 | | ns | | LSG going high | RDHL = 150 kΩ | | 6.5 | | ns | | | RDHL = 255 kΩ | | 11.1 | | ns | | | RDLH = 30 kΩ | | 0.2 | | ns | | Dead-time from LSG going low to | RDLH = 80.6 kΩ | | 2.6 | | ns | | HSG going high | RDHL = 150 kΩ | | 5.6 | | ns | | | RDHL = 255 kΩ | | 10.0 | | ns | | Switching Characteristics | | | | | | | LSG turn-off propagation delay | | | 11.0 | | ns | | HSG rise time | 10%-90% with 100pF load | | 1.0 | | ns | | LSG rise time | 10%-90% with 100pF load | | 1.0 | | ns | | HSG fall time | 10%-90% with 100pF load | | 1.0 | | ns | | LSG fall time | 10%-90% with 100pF load | | 1.0 | | ns | | Minimum output pulse width | RDLH = RDLH = $30 \text{ k}\Omega$ | | 2.0 | 4.0 | ns | | Max switching frequency @ 50% duty cycle | RDHL = RDLH = $80.6 \text{ k}\Omega$ | 40 | 47 | | MHz | # **Control Logic** Table 4 provides the control logic truth table for the PE29101. Table 4 • Truth Table for PE29101 | EN | IN | HSG <sub>PU</sub> -HSS | HSG <sub>PD</sub> -HSS | LSG <sub>PU</sub> -LSS | LSG <sub>PD</sub> -LSS | |----|----|------------------------|------------------------|------------------------|------------------------| | L | L | Hi–Z | L | Н | Hi–Z | | L | Н | Н | Hi–Z | Hi–Z | L | | Н | L | Hi–Z | L | Hi–Z | L | | Н | Н | Hi–Z | L | Hi–Z | L | ## **Typical Performance Data** **Figure 2** through **Figure 4** show the typical performance data @ +25 °C, VDD = 5V, load = 100 pF capacitor, unless otherwise specified. Figure 2 • Total Quiescent Current Figure 3 • UVLO Threshold Figure 4 • Dead Time # **Test Diagram** Figure 5 shows the test circuit used to characterize the PE29101. Figure 5 • Test Circuit for PE29101 ## **Theory of Operation** ### General The PE29101 is intended to drive both the high-side (HS) and the low-side (LS) gates of external power transistors, such as enhancement-mode GaN FETs, for power management applications. The PE29101 is suited for applications requiring higher switching speeds due to the reduced parasitic properties of the high resistivity insulating substrate inherent with Peregrine's UltraCMOS process. The driver uses a single-ended pulse width modulation (PWM) input that feeds a dead-time controller, capable of generating a small and accurate dead-time. The propagation delay of the dead-time controller must be small to meet the fast switching requirements when driving GaN FETs. The differential outputs of the dead-time controller are then level-shifted from a low-voltage domain to a high-voltage domain required by the output drivers. Each of the output drivers includes two separate pull-up and pull-down outputs allowing independent control of the turn-on and turn-off gate loop resistance. The low impedance output of the drivers improves external power FETs switching speed and efficiency, and minimizes the effects of the voltage rise time (dv/dt) transients. ### **Under-voltage Lockout** An internal under-voltage lockout (UVLO) feature prevents the PE29101 from powering up before input voltage rises above the UVLO threshold of 3.6V (typ), and 400 mV (typ) of <u>hy</u>steresis is built in to prevent false triggering of the UVLO circuit. The UVLO must be cleared and the <u>EN</u> pin must be released before the part will be enabled. ### Dead-time Adjustment The PE29101 features a dead-time adjustment that allows the user to control the timing of the LS and HS gates to eliminate any large shoot-through currents, which could dramatically reduce the efficiency of the circuit and potentially damage the GaN FETs. Two external resistors control the timing of outputs in the dead-time controller block. The timing waveforms are illustrated in **Figure 6**. The dead-time resistors only affect the LS output; the HS output will always equal the duty-cycle of the input. The HS FET gate node will track the duty cycle of the PWM input, as both rising and falling edges are shifted in the same direction. The LS FET gate node duty cycle can be controlled with the dead-time resistors as each resistor will move the rising and falling edges in opposite directions. RDLH will change the dead-time from low-side gate (LSG) falling to high-side gate (HSG) rising and RDHL will change the dead-time from HSG falling to LSG rising. Figure 7 shows the resulting dead-time versus the external resistor values ### High-side Gate Overvoltage Protection In cases where the GaN transistor body diode conduction is significantly longer than the bootstrap diode turn-on time, overcharging of the bootstrap capacitor can develop. The resulting overvoltage on the high-side supply may exceed the specified operating range of the transistor. The PE29101 features an internal synchronous bootstrap protection circuit (pin 4) designed to limit overcharging of the bootstrap capacitor during reverse body diode conduction. Figure 6 and Figure 7 provide the dead-time description for the PE29101. Figure 6 • Typical Dead-time Description Figure 7 • Dead-time vs. Dead-time Resistor ### **Application Circuit** **Figure 8** shows a typical application diagram of the PE29101 and its external components in a half-bridge, open-loop configuration. The PE29101 drives the low-side gate of Q2 referenced to ground, and the floating high-side gate of Q1 referenced to the switch node (HSS). Pin 4 of the PE29101 is connected to an external Schottky bootstrap diode with fast recovery time. The internal synchronous boot circuit limits overcharging of the bootstrap capacitor during reverse body diode conduction, which could potentially damage Q1 by exceeding its specified gate-to source voltage. The external gate resistors are required to de-Q the inductance in the gate loop and dampen any ringing on the FET gates and the SW node. Dead-time resistors RDHL and RDLH can be adjusted to fine-tune the dead time and to reduce unwanted losses during dead-time periods. Figure 8 • Applications Diagram for PE29101 # **Pin Configuration** This section provides pin information for the PE29101. **Figure 9** shows the pin map of this device for the available package. **Table 5** provides a description for each pin. Figure 9 • Pin Configuration (Bumps Up) Table 5 • Pin Descriptions for PE29101 | Pin No. | Pin Name | Description | | |---------|-------------------|--------------------------------------------------------------------------------------------------------|--| | 1 | HSG <sub>PD</sub> | High-side gate drive pull-<br>down | | | 2 | HSS | High-side source | | | 3 | HSB | High-side bias | | | 4 | VDDSYNC | High-side gate synchronous boot control. Connect to anode of external Schottky diode. | | | 5 | RDLH | Dead-time control resistor<br>sets LSG falling to HSG rising<br>delay (external resistor to<br>GND) | | | 6 | HSG <sub>PU</sub> | High-side gate drive pull-up | | | 7 | EN | Enable active low, tri-state outputs when high | | | 8 | IN | Control input | | | 9 | LSG <sub>PU</sub> | Low-side gate drive pull-up | | | 10 | LSO | Look ahead for LSG <sub>PU</sub> . LSO precedes LSG <sub>PU</sub> and LSG <sub>PD</sub> by 4 ns. | | | 11 | GND | Ground | | | 12 | LSG <sub>PD</sub> | Low-side gate drive pull-down | | | 13 | LSS | Low-side source | | | 14 | LSB | Low-side bias | | | 15 | V <sub>DD</sub> | +5V supply voltage | | | 16 | RDHL | Dead-time control resistor<br>sets HSG falling to LSG rising<br>delay (external resistor to<br>ground) | | # **Die Mechanical Specifications** This section provides the die mechanical specifications for the PE29101. Table 6 • Die Mechanical Specifications for PE29101 | Parameter | Min | Тур | Max | Unit | Test Condition | |----------------------------|-----|-------------|-----|------|------------------------------------------------| | Die size, singulated (x,y) | | 2040 × 1640 | | μm | Including sapphire,<br>max tolerance = -20/+30 | | Wafer thickness | 180 | 200 | 220 | μm | | | Wafer size | | | | μm | | | Bump pitch | | 400 | | μm | | | Bump height | | 85 | | μm | | | Bump diameter | | 110 | | μm | max tolerance = ±17 | Table 7 • Pin Coordinates for PE29101(\*) | Din Name | Pin Center (μm) | | | |-------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Pin Name | Х | Y | | | HSG <sub>PD</sub> | -800 | 600 | | | HSS | -400 | 600 | | | HSB | 0 | 600 | | | VDDSYNC | 400 | 600 | | | RDLH | 800 | 600 | | | HSG <sub>PU</sub> | -800 | 200 | | | EN | 400 | 200 | | | IN | 800 | 200 | | | LSG <sub>PU</sub> | -800 | -200 | | | LSO | 400 | -200 | | | GND | 800 | -200 | | | LSG <sub>PD</sub> | -800 | -600 | | | LSS | -400 | -600 | | | LSB | 0 | -600 | | | $V_{DD}$ | 400 | -600 | | | RDHL | 800 | -600 | | | | HSS HSB VDDSYNC RDLH HSG <sub>PU</sub> EN IN LSG <sub>PU</sub> LSO GND LSG <sub>PD</sub> LSS LSB V <sub>DD</sub> | Pin Name HSG <sub>PD</sub> −800 HSS −400 HSB 0 VDDSYNC 400 RDLH 800 HSG <sub>PU</sub> −800 EN 400 IN 800 LSG <sub>PU</sub> −800 LSO 400 GND 800 LSG <sub>PD</sub> −800 LSS −400 LSB 0 V <sub>DD</sub> 400 | | Note: $^{\star}$ All pin locations originate from the die center and refer to the center of the pin. Figure 10 • Pin Layout for PE29101<sup>(1)(2)</sup> #### Notes: - 1) Drawings are not drawn to scale. - 2) Singulated die size shown, bump side up. Figure 11 • Recommended Land Pattern for PE29101 ## **Ordering Information** Table 8 lists the available ordering codes for the PE29101. ### Table 8 • Order Codes for PE29101 | Order Codes | Description | Packaging | Shipping Method | |-------------|-------------------|----------------------|-----------------| | PE29101A-X | PE29101 flip chip | Die on tape and reel | 500 units/T&R | | PE29101A-Z | PE29101 flip chip | Die on tape and reel | 3000 units/T&R | ### **Document Categories** #### **Advance Information** The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. #### **Preliminary Specification** The datasheet contains preliminary data. Additional data may be added at a later date. pSemi reserves the right to change specifications at any time without notice in order to supply the best possible product. #### **Product Specification** The datasheet contains final data. In the event pSemi decides to change the specifications, pSemi will notify customers of the intended changes by issuing a CNF (Customer Notification Form). #### Sales Contact For additional information, contact Sales at sales@psemi.com. ### **Disclaimers** The information in this document is believed to be reliable. However, pSemi assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this document are implied or granted to any third party. pSemi's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the pSemi product could create a situation in which personal injury or death might occur. pSemi assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications. #### **Patent Statement** pSemi products are protected under one or more of the following U.S. patents: patents: psemi.com ### Copyright and Trademark ©2018, pSemi Corporation. All rights reserved. The Peregrine Semiconductor name, Peregrine Semiconductor logo and UltraCMOS are registered trademarks and the pSemi name, pSemi logo, HaRP and DuNE are trademarks of pSemi Corporation in the U.S. and other countries.